blob: 57a39fa970f575025e1ba80df59ca9bc5f2ac695 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Chunhe Lan0b2e13d2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glass1af3c7f2020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080015#define CONFIG_FSL_SATA_V2
16#define CONFIG_PCIE4
17
18#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
19
20#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080021#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
Chunhe Lan373762c2015-03-20 17:08:54 +080022#ifndef CONFIG_SDCARD
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25#else
Chunhe Lan373762c2015-03-20 17:08:54 +080026#define CONFIG_SPL_FLUSH_IMAGE
Chunhe Lan373762c2015-03-20 17:08:54 +080027#define CONFIG_SPL_PAD_TO 0x40000
28#define CONFIG_SPL_MAX_SIZE 0x28000
29#define RESET_VECTOR_OFFSET 0x27FFC
30#define BOOT_PAGE_OFFSET 0x27000
31
32#ifdef CONFIG_SDCARD
33#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan373762c2015-03-20 17:08:54 +080034#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
35#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
36#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
37#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
38#ifndef CONFIG_SPL_BUILD
39#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080040#endif
Zhao Qiangec90ac72016-09-08 12:55:32 +080041#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
Chunhe Lan373762c2015-03-20 17:08:54 +080042#endif
43
44#ifdef CONFIG_SPL_BUILD
45#define CONFIG_SPL_SKIP_RELOCATE
46#define CONFIG_SPL_COMMON_INIT_DDR
47#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Chunhe Lan373762c2015-03-20 17:08:54 +080048#endif
49
50#endif
51#endif /* CONFIG_RAMBOOT_PBL */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080052
53#define CONFIG_DDR_ECC
54
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080055/* High Level Configuration Options */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080056#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080057
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080058#ifndef CONFIG_RESET_VECTOR_ADDRESS
59#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
60#endif
61
62#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080063#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040064#define CONFIG_PCIE1 /* PCIE controller 1 */
65#define CONFIG_PCIE2 /* PCIE controller 2 */
66#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080067#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
68
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080069/*
70 * These can be toggled for performance analysis, otherwise use default.
71 */
72#define CONFIG_SYS_CACHE_STASHING
73#define CONFIG_BTB /* toggle branch predition */
74#ifdef CONFIG_DDR_ECC
75#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
76#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
77#endif
78
79#define CONFIG_ENABLE_36BIT_PHYS
80
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080081/*
82 * Config the L3 Cache as L3 SRAM
83 */
Chunhe Lan373762c2015-03-20 17:08:54 +080084#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
85#define CONFIG_SYS_L3_SIZE (512 << 10)
86#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -050087#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan373762c2015-03-20 17:08:54 +080088#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
89#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
90#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080091
92#define CONFIG_SYS_DCSRBAR 0xf0000000
93#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
94
95/*
96 * DDR Setup
97 */
98#define CONFIG_VERY_BIG_RAM
99#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
100#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
101
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800102#define CONFIG_DIMM_SLOTS_PER_CTLR 1
103#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800104
105#define CONFIG_DDR_SPD
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800106
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800107/*
108 * IFC Definitions
109 */
110#define CONFIG_SYS_FLASH_BASE 0xe0000000
111#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
112
Chunhe Lan373762c2015-03-20 17:08:54 +0800113#ifdef CONFIG_SPL_BUILD
114#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
115#else
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800116#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan373762c2015-03-20 17:08:54 +0800117#endif
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800118
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800119#define CONFIG_HWCONFIG
120
121/* define to use L1 as initial stack */
122#define CONFIG_L1_INIT_RAM
123#define CONFIG_SYS_INIT_RAM_LOCK
124#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
125#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700126#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800127/* The assembler doesn't like typecast */
128#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
129 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
130 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
131#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
132
133#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
134 GENERATED_GBL_DATA_SIZE)
135#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
136
Chunhe Lan373762c2015-03-20 17:08:54 +0800137#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800138#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
139
140/* Serial Port - controlled on board with jumper J8
141 * open - index 2
142 * shorted - index 1
143 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800144#define CONFIG_SYS_NS16550_SERIAL
145#define CONFIG_SYS_NS16550_REG_SIZE 1
146#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
147
148#define CONFIG_SYS_BAUDRATE_TABLE \
149 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
150
151#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
152#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
153#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
154#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
155
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800156/* I2C */
Igor Opaniuk2147a162021-02-09 13:52:45 +0200157#if !CONFIG_IS_ENABLED(DM_I2C)
Simon Glass69d9eda2021-07-10 21:14:32 -0600158#define CONFIG_SYS_I2C_LEGACY
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800159#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
160#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
161#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
162#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Biwen Lie6bd72f2020-05-01 20:04:17 +0800163#else
164#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
165#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
166#endif
167
168#define CONFIG_SYS_I2C_FSL
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800169
170/*
171 * General PCI
172 * Memory space is mapped 1-1, but I/O space must start from 0.
173 */
174
175/* controller 1, direct to uli, tgtid 3, Base address 20000 */
176#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800177#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800178#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800179#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800180
181/* controller 2, Slot 2, tgtid 2, Base address 201000 */
182#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800183#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800184#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800185#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800186
187/* controller 3, Slot 1, tgtid 1, Base address 202000 */
188#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800189#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800190#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800191#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800192
193/* controller 4, Base address 203000 */
194#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
195#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800196#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800197
198#ifdef CONFIG_PCI
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800199#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800200#endif /* CONFIG_PCI */
201
202/* SATA */
203#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800204#define CONFIG_SYS_SATA_MAX_DEVICE 2
205#define CONFIG_SATA1
206#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
207#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
208#define CONFIG_SATA2
209#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
210#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
211
212#define CONFIG_LBA48
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800213#endif
214
215#ifdef CONFIG_FMAN_ENET
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800216#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800217#endif
218
219/*
220 * Environment
221 */
222#define CONFIG_LOADS_ECHO /* echo on for serial download */
223#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
224
225/*
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800226 * Miscellaneous configurable options
227 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800228#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800229
230/*
231 * For booting Linux, the board info and command line data
232 * have to be in the first 64 MB of memory, since this is
233 * the maximum mapped by the Linux kernel during initialization.
234 */
235#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
236#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
237
238#ifdef CONFIG_CMD_KGDB
239#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
240#endif
241
242/*
243 * Environment Configuration
244 */
245#define CONFIG_ROOTPATH "/opt/nfsroot"
246#define CONFIG_BOOTFILE "uImage"
247#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
248
249/* default location for tftp and bootm */
250#define CONFIG_LOADADDR 1000000
251
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800252#define CONFIG_HVBOOT \
253 "setenv bootargs config-addr=0x60000000; " \
254 "bootm 0x01000000 - 0x00f00000"
255
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800256#define CONFIG_SYS_CLK_FREQ 66666666
257#define CONFIG_DDR_CLK_FREQ 133333333
258
259#ifndef __ASSEMBLY__
260unsigned long get_board_sys_clk(void);
261unsigned long get_board_ddr_clk(void);
262#endif
263
264/*
265 * DDR Setup
266 */
267#define CONFIG_SYS_SPD_BUS_NUM 0
268#define SPD_EEPROM_ADDRESS1 0x52
269#define SPD_EEPROM_ADDRESS2 0x54
270#define SPD_EEPROM_ADDRESS3 0x56
271#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
272#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
273
274/*
275 * IFC Definitions
276 */
277#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
278#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
279 + 0x8000000) | \
280 CSPR_PORT_SIZE_16 | \
281 CSPR_MSEL_NOR | \
282 CSPR_V)
283#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
284#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
285 CSPR_PORT_SIZE_16 | \
286 CSPR_MSEL_NOR | \
287 CSPR_V)
288#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
289/* NOR Flash Timing Params */
290#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
291
292#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
293 FTIM0_NOR_TEADC(0x5) | \
294 FTIM0_NOR_TEAHC(0x5))
295#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
296 FTIM1_NOR_TRAD_NOR(0x1A) |\
297 FTIM1_NOR_TSEQRAD_NOR(0x13))
298#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
299 FTIM2_NOR_TCH(0x4) | \
300 FTIM2_NOR_TWPH(0x0E) | \
301 FTIM2_NOR_TWP(0x1c))
302#define CONFIG_SYS_NOR_FTIM3 0x0
303
304#define CONFIG_SYS_FLASH_QUIET_TEST
305#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
306
307#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
308#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
309#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
310#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
311
312#define CONFIG_SYS_FLASH_EMPTY_INFO
313#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
314 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
315
316/* NAND Flash on IFC */
317#define CONFIG_NAND_FSL_IFC
318#define CONFIG_SYS_NAND_MAX_ECCPOS 256
319#define CONFIG_SYS_NAND_MAX_OOBFREE 2
320#define CONFIG_SYS_NAND_BASE 0xff800000
321#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
322
323#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
324#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
325 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
326 | CSPR_MSEL_NAND /* MSEL = NAND */ \
327 | CSPR_V)
328#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
329
330#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
331 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
332 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
333 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
334 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
335 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
336 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
337
338#define CONFIG_SYS_NAND_ONFI_DETECTION
339
340/* ONFI NAND Flash mode0 Timing Params */
341#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
342 FTIM0_NAND_TWP(0x18) | \
343 FTIM0_NAND_TWCHT(0x07) | \
344 FTIM0_NAND_TWH(0x0a))
345#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
346 FTIM1_NAND_TWBE(0x39) | \
347 FTIM1_NAND_TRR(0x0e) | \
348 FTIM1_NAND_TRP(0x18))
349#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
350 FTIM2_NAND_TREH(0x0a) | \
351 FTIM2_NAND_TWHRE(0x1e))
352#define CONFIG_SYS_NAND_FTIM3 0x0
353
354#define CONFIG_SYS_NAND_DDR_LAW 11
355#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
356#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800357
358#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
359
Miquel Raynal88718be2019-10-03 19:50:03 +0200360#if defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800361#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
362#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
363#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
364#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
365#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
366#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
367#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
368#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
369#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
370#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
371#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
372#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
373#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
374#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
375#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
376#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
377#else
378#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
379#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
380#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
381#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
382#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
383#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
384#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
385#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
386#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
387#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
388#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
389#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
390#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
391#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
392#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
393#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
394#endif
395#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
396#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
397#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
398#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
399#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
400#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
401#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
402#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
403
Chunhe Lanab06b232014-09-12 14:47:09 +0800404/* CPLD on IFC */
405#define CONFIG_SYS_CPLD_BASE 0xffdf0000
406#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
407#define CONFIG_SYS_CSPR3_EXT (0xf)
408#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
409 | CSPR_PORT_SIZE_8 \
410 | CSPR_MSEL_GPCM \
411 | CSPR_V)
412
Rajesh Bhagat088d52c2018-11-05 18:01:19 +0000413#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanab06b232014-09-12 14:47:09 +0800414#define CONFIG_SYS_CSOR3 0x0
415
416/* CPLD Timing parameters for IFC CS3 */
417#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
418 FTIM0_GPCM_TEADC(0x0e) | \
419 FTIM0_GPCM_TEAHC(0x0e))
420#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
421 FTIM1_GPCM_TRAD(0x1f))
422#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan1b5c2b52014-10-20 16:03:15 +0800423 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanab06b232014-09-12 14:47:09 +0800424 FTIM2_GPCM_TWP(0x1f))
425#define CONFIG_SYS_CS3_FTIM3 0x0
426
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800427#if defined(CONFIG_RAMBOOT_PBL)
428#define CONFIG_SYS_RAMBOOT
429#endif
430
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800431/* I2C */
432#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
433#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
434#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
435#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
436
437#define I2C_MUX_CH_DEFAULT 0x8
438#define I2C_MUX_CH_VOL_MONITOR 0xa
439#define I2C_MUX_CH_VSC3316_FS 0xc
440#define I2C_MUX_CH_VSC3316_BS 0xd
441
442/* Voltage monitor on channel 2*/
443#define I2C_VOL_MONITOR_ADDR 0x40
444#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
445#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
446#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
447
Ying Zhang2f66a822016-01-22 12:15:13 +0800448#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
449#ifndef CONFIG_SPL_BUILD
450#define CONFIG_VID
451#endif
452#define CONFIG_VOL_MONITOR_IR36021_SET
453#define CONFIG_VOL_MONITOR_IR36021_READ
454/* The lowest and highest voltage allowed for T4240RDB */
455#define VDD_MV_MIN 819
456#define VDD_MV_MAX 1212
457
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800458/*
459 * eSPI - Enhanced SPI
460 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800461
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800462/* Qman/Bman */
463#ifndef CONFIG_NOBQFMAN
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800464#define CONFIG_SYS_BMAN_NUM_PORTALS 50
465#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
466#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
467#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500468#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
469#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
470#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
471#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
472#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
473 CONFIG_SYS_BMAN_CENA_SIZE)
474#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
475#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800476#define CONFIG_SYS_QMAN_NUM_PORTALS 50
477#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
478#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
479#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500480#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
481#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
482#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
483#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
484#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
485 CONFIG_SYS_QMAN_CENA_SIZE)
486#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
487#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800488
489#define CONFIG_SYS_DPAA_FMAN
490#define CONFIG_SYS_DPAA_PME
491#define CONFIG_SYS_PMAN
492#define CONFIG_SYS_DPAA_DCE
493#define CONFIG_SYS_DPAA_RMAN
494#define CONFIG_SYS_INTERLAKEN
495
496/* Default address of microcode for the Linux Fman driver */
497#if defined(CONFIG_SPIFLASH)
498/*
499 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
500 * env, so we got 0x110000.
501 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800502#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
503#elif defined(CONFIG_SDCARD)
504/*
505 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan373762c2015-03-20 17:08:54 +0800506 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
507 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800508 */
Chunhe Lan373762c2015-03-20 17:08:54 +0800509#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynal88718be2019-10-03 19:50:03 +0200510#elif defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800511#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
512#else
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800513#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
514#endif
515#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
516#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
517#endif /* CONFIG_NOBQFMAN */
518
519#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800520#define CONFIG_CORTINA_FW_ADDR 0xefe00000
521#define CONFIG_CORTINA_FW_LENGTH 0x40000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800522#define SGMII_PHY_ADDR1 0x0
523#define SGMII_PHY_ADDR2 0x1
524#define SGMII_PHY_ADDR3 0x2
525#define SGMII_PHY_ADDR4 0x3
526#define SGMII_PHY_ADDR5 0x4
527#define SGMII_PHY_ADDR6 0x5
528#define SGMII_PHY_ADDR7 0x6
529#define SGMII_PHY_ADDR8 0x7
530#define FM1_10GEC1_PHY_ADDR 0x10
531#define FM1_10GEC2_PHY_ADDR 0x11
532#define FM2_10GEC1_PHY_ADDR 0x12
533#define FM2_10GEC2_PHY_ADDR 0x13
534#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
535#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
536#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
537#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
538#endif
539
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800540/* SATA */
541#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800542#define CONFIG_SYS_SATA_MAX_DEVICE 2
543#define CONFIG_SATA1
544#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
545#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
546#define CONFIG_SATA2
547#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
548#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
549
550#define CONFIG_LBA48
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800551#endif
552
553#ifdef CONFIG_FMAN_ENET
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800554#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800555#endif
556
557/*
558* USB
559*/
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800560#define CONFIG_USB_EHCI_FSL
561#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800562#define CONFIG_HAS_FSL_DR_USB
563
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800564#ifdef CONFIG_MMC
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800565#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
566#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800567#endif
568
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800569
570#define __USB_PHY_TYPE utmi
571
572/*
573 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
574 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
575 * interleaving. It can be cacheline, page, bank, superbank.
576 * See doc/README.fsl-ddr for details.
577 */
York Sun26bc57d2016-11-21 13:35:41 -0800578#ifdef CONFIG_ARCH_T4240
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800579#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan1a344452014-05-07 10:56:18 +0800580#else
581#define CTRL_INTLV_PREFERED cacheline
582#endif
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800583
584#define CONFIG_EXTRA_ENV_SETTINGS \
585 "hwconfig=fsl_ddr:" \
586 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
587 "bank_intlv=auto;" \
588 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
589 "netdev=eth0\0" \
590 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
591 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
592 "tftpflash=tftpboot $loadaddr $uboot && " \
593 "protect off $ubootaddr +$filesize && " \
594 "erase $ubootaddr +$filesize && " \
595 "cp.b $loadaddr $ubootaddr $filesize && " \
596 "protect on $ubootaddr +$filesize && " \
597 "cmp.b $loadaddr $ubootaddr $filesize\0" \
598 "consoledev=ttyS0\0" \
599 "ramdiskaddr=2000000\0" \
600 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500601 "fdtaddr=1e00000\0" \
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800602 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
603 "bdev=sda3\0"
604
605#define CONFIG_HVBOOT \
606 "setenv bootargs config-addr=0x60000000; " \
607 "bootm 0x01000000 - 0x00f00000"
608
609#define CONFIG_LINUX \
610 "setenv bootargs root=/dev/ram rw " \
611 "console=$consoledev,$baudrate $othbootargs;" \
612 "setenv ramdiskaddr 0x02000000;" \
613 "setenv fdtaddr 0x00c00000;" \
614 "setenv loadaddr 0x1000000;" \
615 "bootm $loadaddr $ramdiskaddr $fdtaddr"
616
617#define CONFIG_HDBOOT \
618 "setenv bootargs root=/dev/$bdev rw " \
619 "console=$consoledev,$baudrate $othbootargs;" \
620 "tftp $loadaddr $bootfile;" \
621 "tftp $fdtaddr $fdtfile;" \
622 "bootm $loadaddr - $fdtaddr"
623
624#define CONFIG_NFSBOOTCOMMAND \
625 "setenv bootargs root=/dev/nfs rw " \
626 "nfsroot=$serverip:$rootpath " \
627 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
628 "console=$consoledev,$baudrate $othbootargs;" \
629 "tftp $loadaddr $bootfile;" \
630 "tftp $fdtaddr $fdtfile;" \
631 "bootm $loadaddr - $fdtaddr"
632
633#define CONFIG_RAMBOOTCOMMAND \
634 "setenv bootargs root=/dev/ram rw " \
635 "console=$consoledev,$baudrate $othbootargs;" \
636 "tftp $ramdiskaddr $ramdiskfile;" \
637 "tftp $loadaddr $bootfile;" \
638 "tftp $fdtaddr $fdtfile;" \
639 "bootm $loadaddr $ramdiskaddr $fdtaddr"
640
641#define CONFIG_BOOTCOMMAND CONFIG_LINUX
642
643#include <asm/fsl_secure_boot.h>
644
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800645#endif /* __CONFIG_H */