blob: 4d771133b2a4aec3ebe95fb70c720791e8a7df59 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Andreas Heppel <aheppel@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenkc6097192002-11-03 00:24:07 +00008 */
9
10#ifndef _PCI_H
11#define _PCI_H
12
Minghuan Lianed5b5802015-07-10 11:35:08 +080013#define PCI_CFG_SPACE_SIZE 256
14#define PCI_CFG_SPACE_EXP_SIZE 4096
15
wdenkc6097192002-11-03 00:24:07 +000016/*
17 * Under PCI, each device has 256 bytes of configuration address space,
18 * of which the first 64 bytes are standardized as follows:
19 */
Bin Mengdac01fd2018-08-03 01:14:52 -070020#define PCI_STD_HEADER_SIZEOF 64
wdenkc6097192002-11-03 00:24:07 +000021#define PCI_VENDOR_ID 0x00 /* 16 bits */
22#define PCI_DEVICE_ID 0x02 /* 16 bits */
23#define PCI_COMMAND 0x04 /* 16 bits */
24#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
25#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
26#define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
27#define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
28#define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
29#define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
30#define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
31#define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
32#define PCI_COMMAND_SERR 0x100 /* Enable SERR */
33#define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
34
35#define PCI_STATUS 0x06 /* 16 bits */
36#define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
37#define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
38#define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
39#define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
40#define PCI_STATUS_PARITY 0x100 /* Detected parity error */
41#define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
42#define PCI_STATUS_DEVSEL_FAST 0x000
43#define PCI_STATUS_DEVSEL_MEDIUM 0x200
44#define PCI_STATUS_DEVSEL_SLOW 0x400
45#define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
46#define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
47#define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
48#define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
49#define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
50
51#define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
52 revision */
53#define PCI_REVISION_ID 0x08 /* Revision ID */
54#define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
55#define PCI_CLASS_DEVICE 0x0a /* Device class */
56#define PCI_CLASS_CODE 0x0b /* Device class code */
Bill Richardson55ae10f2012-10-20 11:44:34 +000057#define PCI_CLASS_CODE_TOO_OLD 0x00
58#define PCI_CLASS_CODE_STORAGE 0x01
59#define PCI_CLASS_CODE_NETWORK 0x02
60#define PCI_CLASS_CODE_DISPLAY 0x03
61#define PCI_CLASS_CODE_MULTIMEDIA 0x04
62#define PCI_CLASS_CODE_MEMORY 0x05
63#define PCI_CLASS_CODE_BRIDGE 0x06
64#define PCI_CLASS_CODE_COMM 0x07
65#define PCI_CLASS_CODE_PERIPHERAL 0x08
66#define PCI_CLASS_CODE_INPUT 0x09
67#define PCI_CLASS_CODE_DOCKING 0x0A
68#define PCI_CLASS_CODE_PROCESSOR 0x0B
69#define PCI_CLASS_CODE_SERIAL 0x0C
70#define PCI_CLASS_CODE_WIRELESS 0x0D
71#define PCI_CLASS_CODE_I2O 0x0E
72#define PCI_CLASS_CODE_SATELLITE 0x0F
73#define PCI_CLASS_CODE_CRYPTO 0x10
74#define PCI_CLASS_CODE_DATA 0x11
75/* Base Class 0x12 - 0xFE is reserved */
76#define PCI_CLASS_CODE_OTHER 0xFF
77
wdenkc6097192002-11-03 00:24:07 +000078#define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */
Bill Richardson55ae10f2012-10-20 11:44:34 +000079#define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
80#define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
81#define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
82#define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
83#define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
84#define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
85#define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
86#define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
87#define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
88#define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
89#define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
90#define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
91#define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
92#define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
93#define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
94#define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
95#define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
96#define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
97#define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
98#define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
99#define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
100#define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
101#define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
102#define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
103#define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
104#define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
105#define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
106#define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
107#define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
108#define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
109#define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
110#define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
111#define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
112#define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
113#define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
114#define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
115#define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
116#define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
117#define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
118#define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
119#define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
120#define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
121#define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
122#define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
123#define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
124#define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
125#define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
126#define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
127#define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
128#define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
129#define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
130#define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
131#define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
132#define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
133#define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
134#define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
135#define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
136#define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
137#define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
138#define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
139#define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
140#define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
141#define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
142#define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
143#define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
144#define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
145#define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
146#define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
147#define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
148#define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
149#define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
150#define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
151#define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
152#define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
153#define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
154#define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
155#define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
156#define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
157#define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
158#define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
159#define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
160#define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
161#define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
162#define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
163#define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
164#define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
165#define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
166#define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
167#define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
168#define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
169#define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
170#define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
171#define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
172#define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
173#define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
174#define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
175#define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
176#define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
177#define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
178#define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
179#define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
180#define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
wdenkc6097192002-11-03 00:24:07 +0000181
182#define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
183#define PCI_LATENCY_TIMER 0x0d /* 8 bits */
184#define PCI_HEADER_TYPE 0x0e /* 8 bits */
185#define PCI_HEADER_TYPE_NORMAL 0
186#define PCI_HEADER_TYPE_BRIDGE 1
187#define PCI_HEADER_TYPE_CARDBUS 2
188
189#define PCI_BIST 0x0f /* 8 bits */
190#define PCI_BIST_CODE_MASK 0x0f /* Return result */
191#define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
192#define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
193
194/*
195 * Base addresses specify locations in memory or I/O space.
196 * Decoded size can be determined by writing a value of
197 * 0xffffffff to the register, and reading it back. Only
198 * 1 bits are decoded.
199 */
200#define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
201#define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
202#define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
203#define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
204#define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
205#define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
206#define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
207#define PCI_BASE_ADDRESS_SPACE_IO 0x01
208#define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
209#define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
210#define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
211#define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
212#define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
213#define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
Kumar Gala30e76d52008-10-21 08:36:08 -0500214#define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
215#define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
wdenkc6097192002-11-03 00:24:07 +0000216/* bit 1 is reserved if address_space = 1 */
217
Simon Glass37a1cf92019-09-25 08:56:06 -0600218/* Convert a regsister address (e.g. PCI_BASE_ADDRESS_1) to a bar # (e.g. 1) */
219#define pci_offset_to_barnum(offset) \
220 (((offset) - PCI_BASE_ADDRESS_0) / sizeof(u32))
221
wdenkc6097192002-11-03 00:24:07 +0000222/* Header type 0 (normal devices) */
223#define PCI_CARDBUS_CIS 0x28
224#define PCI_SUBSYSTEM_VENDOR_ID 0x2c
225#define PCI_SUBSYSTEM_ID 0x2e
226#define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
227#define PCI_ROM_ADDRESS_ENABLE 0x01
Kumar Gala30e76d52008-10-21 08:36:08 -0500228#define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
wdenkc6097192002-11-03 00:24:07 +0000229
230#define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
231
232/* 0x35-0x3b are reserved */
233#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
234#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
235#define PCI_MIN_GNT 0x3e /* 8 bits */
236#define PCI_MAX_LAT 0x3f /* 8 bits */
237
Simon Glass5f48d792015-07-27 15:47:17 -0600238#define PCI_INTERRUPT_LINE_DISABLE 0xff
239
wdenkc6097192002-11-03 00:24:07 +0000240/* Header type 1 (PCI-to-PCI bridges) */
241#define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
242#define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
243#define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
244#define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
245#define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
246#define PCI_IO_LIMIT 0x1d
247#define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
248#define PCI_IO_RANGE_TYPE_16 0x00
249#define PCI_IO_RANGE_TYPE_32 0x01
250#define PCI_IO_RANGE_MASK ~0x0f
251#define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
252#define PCI_MEMORY_BASE 0x20 /* Memory range behind */
253#define PCI_MEMORY_LIMIT 0x22
254#define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
255#define PCI_MEMORY_RANGE_MASK ~0x0f
256#define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
257#define PCI_PREF_MEMORY_LIMIT 0x26
258#define PCI_PREF_RANGE_TYPE_MASK 0x0f
259#define PCI_PREF_RANGE_TYPE_32 0x00
260#define PCI_PREF_RANGE_TYPE_64 0x01
261#define PCI_PREF_RANGE_MASK ~0x0f
262#define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
263#define PCI_PREF_LIMIT_UPPER32 0x2c
264#define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
265#define PCI_IO_LIMIT_UPPER16 0x32
266/* 0x34 same as for htype 0 */
267/* 0x35-0x3b is reserved */
268#define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
269/* 0x3c-0x3d are same as for htype 0 */
270#define PCI_BRIDGE_CONTROL 0x3e
271#define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
272#define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
273#define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
274#define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
275#define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
276#define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
277#define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
278
279/* Header type 2 (CardBus bridges) */
280#define PCI_CB_CAPABILITY_LIST 0x14
281/* 0x15 reserved */
282#define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
283#define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
284#define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
285#define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
286#define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
287#define PCI_CB_MEMORY_BASE_0 0x1c
288#define PCI_CB_MEMORY_LIMIT_0 0x20
289#define PCI_CB_MEMORY_BASE_1 0x24
290#define PCI_CB_MEMORY_LIMIT_1 0x28
291#define PCI_CB_IO_BASE_0 0x2c
292#define PCI_CB_IO_BASE_0_HI 0x2e
293#define PCI_CB_IO_LIMIT_0 0x30
294#define PCI_CB_IO_LIMIT_0_HI 0x32
295#define PCI_CB_IO_BASE_1 0x34
296#define PCI_CB_IO_BASE_1_HI 0x36
297#define PCI_CB_IO_LIMIT_1 0x38
298#define PCI_CB_IO_LIMIT_1_HI 0x3a
299#define PCI_CB_IO_RANGE_MASK ~0x03
300/* 0x3c-0x3d are same as for htype 0 */
301#define PCI_CB_BRIDGE_CONTROL 0x3e
302#define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
303#define PCI_CB_BRIDGE_CTL_SERR 0x02
304#define PCI_CB_BRIDGE_CTL_ISA 0x04
305#define PCI_CB_BRIDGE_CTL_VGA 0x08
306#define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
307#define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
308#define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
309#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
310#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
311#define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
312#define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
313#define PCI_CB_SUBSYSTEM_ID 0x42
314#define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
315/* 0x48-0x7f reserved */
316
317/* Capability lists */
318
319#define PCI_CAP_LIST_ID 0 /* Capability ID */
320#define PCI_CAP_ID_PM 0x01 /* Power Management */
321#define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
322#define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
323#define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
324#define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
325#define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
Bin Meng5d544f92018-08-03 01:14:51 -0700326#define PCI_CAP_ID_PCIX 0x07 /* PCI-X */
327#define PCI_CAP_ID_HT 0x08 /* HyperTransport */
328#define PCI_CAP_ID_VNDR 0x09 /* Vendor-Specific */
329#define PCI_CAP_ID_DBG 0x0A /* Debug port */
330#define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */
331#define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */
332#define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */
333#define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */
334#define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */
335#define PCI_CAP_ID_EXP 0x10 /* PCI Express */
336#define PCI_CAP_ID_MSIX 0x11 /* MSI-X */
337#define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */
338#define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */
339#define PCI_CAP_ID_EA 0x14 /* PCI Enhanced Allocation */
340#define PCI_CAP_ID_MAX PCI_CAP_ID_EA
wdenkc6097192002-11-03 00:24:07 +0000341#define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
342#define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
343#define PCI_CAP_SIZEOF 4
344
345/* Power Management Registers */
346
347#define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
348#define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
349#define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */
350#define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
351#define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
352#define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
353#define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
354#define PCI_PM_CTRL 4 /* PM control and status register */
355#define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
356#define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
357#define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
358#define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
359#define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
360#define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
361#define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
362#define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
363#define PCI_PM_DATA_REGISTER 7 /* (??) */
364#define PCI_PM_SIZEOF 8
365
366/* AGP registers */
367
368#define PCI_AGP_VERSION 2 /* BCD version number */
369#define PCI_AGP_RFU 3 /* Rest of capability flags */
370#define PCI_AGP_STATUS 4 /* Status register */
371#define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
372#define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
373#define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
374#define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
375#define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
376#define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
377#define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
378#define PCI_AGP_COMMAND 8 /* Control register */
379#define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
380#define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
381#define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
382#define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
383#define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
384#define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
385#define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */
386#define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */
387#define PCI_AGP_SIZEOF 12
388
Matthew McClintockf0e6f572006-06-28 10:44:49 -0500389/* PCI-X registers */
390
391#define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
392#define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
393#define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */
394#define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */
395#define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
396
397
wdenkc6097192002-11-03 00:24:07 +0000398/* Slot Identification */
399
400#define PCI_SID_ESR 2 /* Expansion Slot Register */
401#define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
402#define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
403#define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
404
405/* Message Signalled Interrupts registers */
406
407#define PCI_MSI_FLAGS 2 /* Various flags */
408#define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
409#define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
410#define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
411#define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
Ramon Fried8781d042019-04-06 05:12:01 +0300412#define PCI_MSI_FLAGS_MASKBIT 0x0100 /* Per-vector masking capable */
wdenkc6097192002-11-03 00:24:07 +0000413#define PCI_MSI_RFU 3 /* Rest of capability flags */
414#define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
415#define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
416#define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
417#define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
418
419#define PCI_MAX_PCI_DEVICES 32
420#define PCI_MAX_PCI_FUNCTIONS 8
421
Zhao Qiang287df012013-10-12 13:46:33 +0800422#define PCI_FIND_CAP_TTL 0x48
423#define CAP_START_POS 0x40
424
Minghuan Lianed5b5802015-07-10 11:35:08 +0800425/* Extended Capabilities (PCI-X 2.0 and Express) */
426#define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
427#define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
428#define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
429
430#define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */
431#define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */
432#define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */
433#define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */
434#define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */
435#define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */
436#define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */
437#define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */
438#define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */
439#define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */
440#define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */
441#define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */
442#define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */
443#define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */
444#define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */
445#define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */
446#define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */
447#define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */
448#define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */
449#define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */
450#define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */
451#define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */
452#define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */
453#define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */
454#define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */
455#define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */
456#define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */
Bin Meng5d544f92018-08-03 01:14:51 -0700457#define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */
458#define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */
459#define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */
460#define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM
Minghuan Lianed5b5802015-07-10 11:35:08 +0800461
Alex Marginean0b143d82019-06-07 11:24:23 +0300462/* Enhanced Allocation Registers */
463#define PCI_EA_NUM_ENT 2 /* Number of Capability Entries */
464#define PCI_EA_NUM_ENT_MASK 0x3f /* Num Entries Mask */
465#define PCI_EA_FIRST_ENT 4 /* First EA Entry in List */
466#define PCI_EA_ES 0x00000007 /* Entry Size */
467#define PCI_EA_BEI 0x000000f0 /* BAR Equivalent Indicator */
Suneel Garapati51eeae92019-10-19 16:34:16 -0700468/* 9-14 map to VF BARs 0-5 respectively */
469#define PCI_EA_BEI_VF_BAR0 9
470#define PCI_EA_BEI_VF_BAR5 14
Alex Marginean0b143d82019-06-07 11:24:23 +0300471/* Base, MaxOffset registers */
472/* bit 0 is reserved */
473#define PCI_EA_IS_64 0x00000002 /* 64-bit field flag */
474#define PCI_EA_FIELD_MASK 0xfffffffc /* For Base & Max Offset */
475
Alex Margineanb8e1f822019-06-07 11:24:25 +0300476/* PCI Express capabilities */
Sylwester Nawrockib6687e12020-05-25 13:39:53 +0200477#define PCI_EXP_FLAGS 2 /* Capabilities register */
478#define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */
479#define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */
Alex Margineanb8e1f822019-06-07 11:24:25 +0300480#define PCI_EXP_DEVCAP 4 /* Device capabilities */
Sylwester Nawrockib6687e12020-05-25 13:39:53 +0200481#define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */
Alex Margineanb8e1f822019-06-07 11:24:25 +0300482#define PCI_EXP_DEVCTL 8 /* Device Control */
Sylwester Nawrockib6687e12020-05-25 13:39:53 +0200483#define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */
484#define PCI_EXP_LNKCAP 12 /* Link Capabilities */
Sylwester Nawrockidb754852020-05-25 13:39:57 +0200485#define PCI_EXP_LNKCAP_SLS 0x0000000f /* Supported Link Speeds */
486#define PCI_EXP_LNKCAP_MLW 0x000003f0 /* Maximum Link Width */
Sylwester Nawrockib6687e12020-05-25 13:39:53 +0200487#define PCI_EXP_LNKCAP_DLLLARC 0x00100000 /* Data Link Layer Link Active Reporting Capable */
488#define PCI_EXP_LNKSTA 18 /* Link Status */
Sylwester Nawrockidb754852020-05-25 13:39:57 +0200489#define PCI_EXP_LNKSTA_CLS 0x000f /* Current Link Speed */
490#define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */
491#define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */
492#define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */
493#define PCI_EXP_LNKSTA_NLW 0x03f0 /* Negotiated Link Width */
494#define PCI_EXP_LNKSTA_NLW_SHIFT 4 /* start of NLW mask in link status */
Sylwester Nawrockib6687e12020-05-25 13:39:53 +0200495#define PCI_EXP_LNKSTA_DLLLA 0x2000 /* Data Link Layer Link Active */
496#define PCI_EXP_SLTCAP 20 /* Slot Capabilities */
497#define PCI_EXP_SLTCAP_PSN 0xfff80000 /* Physical Slot Number */
Laurentiu Tudor284d0622020-09-10 12:42:18 +0300498#define PCI_EXP_DEVCAP2 36 /* Device Capabilities 2 */
499#define PCI_EXP_DEVCAP2_ARI 0x00000020 /* ARI Forwarding Supported */
500#define PCI_EXP_DEVCTL2 40 /* Device Control 2 */
501#define PCI_EXP_DEVCTL2_ARI 0x0020 /* Alternative Routing-ID */
502
Sylwester Nawrockidb754852020-05-25 13:39:57 +0200503#define PCI_EXP_LNKCTL2 48 /* Link Control 2 */
Suneel Garapatib8852dc2019-10-19 16:07:20 -0700504/* Single Root I/O Virtualization Registers */
505#define PCI_SRIOV_CAP 0x04 /* SR-IOV Capabilities */
506#define PCI_SRIOV_CTRL 0x08 /* SR-IOV Control */
507#define PCI_SRIOV_CTRL_VFE 0x01 /* VF Enable */
508#define PCI_SRIOV_CTRL_MSE 0x08 /* VF Memory Space Enable */
Laurentiu Tudor284d0622020-09-10 12:42:18 +0300509#define PCI_SRIOV_CTRL_ARI 0x10 /* ARI Capable Hierarchy */
Suneel Garapatib8852dc2019-10-19 16:07:20 -0700510#define PCI_SRIOV_INITIAL_VF 0x0c /* Initial VFs */
511#define PCI_SRIOV_TOTAL_VF 0x0e /* Total VFs */
512#define PCI_SRIOV_NUM_VF 0x10 /* Number of VFs */
513#define PCI_SRIOV_VF_OFFSET 0x14 /* First VF Offset */
514#define PCI_SRIOV_VF_STRIDE 0x16 /* Following VF Stride */
515#define PCI_SRIOV_VF_DID 0x1a /* VF Device ID */
Alex Margineanb8e1f822019-06-07 11:24:25 +0300516
wdenkc6097192002-11-03 00:24:07 +0000517/* Include the ID list */
518
519#include <pci_ids.h>
520
Paul Burtonfa5cec02013-11-08 11:18:47 +0000521#ifndef __ASSEMBLY__
522
Simon Glass6dd4b012019-12-06 21:41:38 -0700523#include <dm/pci.h>
524
Kumar Gala30e76d52008-10-21 08:36:08 -0500525#ifdef CONFIG_SYS_PCI_64BIT
526typedef u64 pci_addr_t;
527typedef u64 pci_size_t;
528#else
Heinrich Schuchardt58fc2b52020-02-05 21:59:12 +0100529typedef unsigned long pci_addr_t;
530typedef unsigned long pci_size_t;
Kumar Gala30e76d52008-10-21 08:36:08 -0500531#endif
wdenkc6097192002-11-03 00:24:07 +0000532
Kumar Gala30e76d52008-10-21 08:36:08 -0500533struct pci_region {
534 pci_addr_t bus_start; /* Start on the bus */
535 phys_addr_t phys_start; /* Start in physical address space */
536 pci_size_t size; /* Size */
537 unsigned long flags; /* Resource flags */
538
539 pci_addr_t bus_lower;
wdenkc6097192002-11-03 00:24:07 +0000540};
541
542#define PCI_REGION_MEM 0x00000000 /* PCI memory space */
543#define PCI_REGION_IO 0x00000001 /* PCI IO space */
544#define PCI_REGION_TYPE 0x00000001
Kumar Galaa1790122006-01-11 13:24:15 -0600545#define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */
wdenkc6097192002-11-03 00:24:07 +0000546
Kumar Galaff4e66e2009-02-06 09:49:31 -0600547#define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */
wdenkc6097192002-11-03 00:24:07 +0000548#define PCI_REGION_RO 0x00000200 /* Read-only memory */
549
Simon Glassbc3442a2013-06-11 11:14:33 -0700550static inline void pci_set_region(struct pci_region *reg,
Kumar Gala30e76d52008-10-21 08:36:08 -0500551 pci_addr_t bus_start,
Becky Bruce36f32672008-05-07 13:24:57 -0500552 phys_addr_t phys_start,
Kumar Gala30e76d52008-10-21 08:36:08 -0500553 pci_size_t size,
wdenkc6097192002-11-03 00:24:07 +0000554 unsigned long flags) {
555 reg->bus_start = bus_start;
556 reg->phys_start = phys_start;
557 reg->size = size;
558 reg->flags = flags;
559}
560
561typedef int pci_dev_t;
562
Simon Glassff3e0772015-03-05 12:25:25 -0700563#define PCI_BUS(d) (((d) >> 16) & 0xff)
Stefan Roese2253d642019-02-11 08:43:25 +0100564
565/*
566 * Please note the difference in DEVFN usage in U-Boot vs Linux. U-Boot
567 * uses DEVFN in bits 15-8 but Linux instead expects DEVFN in bits 7-0.
568 * Please see the Linux header include/uapi/linux/pci.h for more details.
569 * This is relevant for the following macros:
570 * PCI_DEV, PCI_FUNC, PCI_DEVFN
571 * The U-Boot macro PCI_DEV is equivalent to the Linux PCI_SLOT version with
Simon Glass5f20c282020-05-10 10:26:54 -0600572 * the remark from above (input is in bits 15-8 instead of 7-0.
Stefan Roese2253d642019-02-11 08:43:25 +0100573 */
Simon Glassff3e0772015-03-05 12:25:25 -0700574#define PCI_DEV(d) (((d) >> 11) & 0x1f)
575#define PCI_FUNC(d) (((d) >> 8) & 0x7)
576#define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8)
Stefan Roese2253d642019-02-11 08:43:25 +0100577
Simon Glassff3e0772015-03-05 12:25:25 -0700578#define PCI_MASK_BUS(bdf) ((bdf) & 0xffff)
579#define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
580#define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f))
Simon Glassff3e0772015-03-05 12:25:25 -0700581#define PCI_ANY_ID (~0)
wdenkc6097192002-11-03 00:24:07 +0000582
Simon Glassf0597032020-04-08 08:32:59 -0600583/* Convert from Linux format to U-Boot format */
584#define PCI_TO_BDF(val) ((val) << 8)
585
wdenkc6097192002-11-03 00:24:07 +0000586struct pci_device_id {
Simon Glassaba92962015-07-06 16:47:44 -0600587 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
588 unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
589 unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */
590 unsigned long driver_data; /* Data private to the driver */
wdenkc6097192002-11-03 00:24:07 +0000591};
592
593struct pci_controller;
594
595struct pci_config_table {
596 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
597 unsigned int class; /* Class ID, or PCI_ANY_ID */
598 unsigned int bus; /* Bus number, or PCI_ANY_ID */
599 unsigned int dev; /* Device number, or PCI_ANY_ID */
600 unsigned int func; /* Function number, or PCI_ANY_ID */
601
602 void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
603 struct pci_config_table *);
604 unsigned long priv[3];
605};
606
Wolfgang Denk993a2272006-03-12 16:54:11 +0100607extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
608 struct pci_config_table *);
wdenkc6097192002-11-03 00:24:07 +0000609extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
610 struct pci_config_table *);
611
Anton Vorontsovfd6646c2009-01-08 04:26:12 +0300612#define INDIRECT_TYPE_NO_PCIE_LINK 1
613
Simon Glass2206ac22019-12-06 21:41:37 -0700614/**
wdenkc6097192002-11-03 00:24:07 +0000615 * Structure of a PCI controller (host bridge)
Simon Glass54fe7b12015-11-26 19:51:21 -0700616 *
617 * With driver model this is dev_get_uclass_priv(bus)
Simon Glass2206ac22019-12-06 21:41:37 -0700618 *
619 * @skip_auto_config_until_reloc: true to avoid auto-config until U-Boot has
620 * relocated. Normally if PCI is used before relocation, this happens
621 * before relocation also. Some platforms set up static configuration in
622 * TPL/SPL to reduce code size and boot time, since these phases only know
623 * about a small subset of PCI devices. This is normally false.
wdenkc6097192002-11-03 00:24:07 +0000624 */
625struct pci_controller {
Simon Glassff3e0772015-03-05 12:25:25 -0700626#ifdef CONFIG_DM_PCI
627 struct udevice *bus;
628 struct udevice *ctlr;
Simon Glass2206ac22019-12-06 21:41:37 -0700629 bool skip_auto_config_until_reloc;
Simon Glassff3e0772015-03-05 12:25:25 -0700630#else
wdenkc6097192002-11-03 00:24:07 +0000631 struct pci_controller *next;
Simon Glassff3e0772015-03-05 12:25:25 -0700632#endif
wdenkc6097192002-11-03 00:24:07 +0000633
634 int first_busno;
635 int last_busno;
636
637 volatile unsigned int *cfg_addr;
638 volatile unsigned char *cfg_data;
639
Anton Vorontsovfd6646c2009-01-08 04:26:12 +0300640 int indirect_type;
641
Simon Glassaec241d2015-06-07 08:50:40 -0600642 /*
643 * TODO(sjg@chromium.org): With driver model we use struct
644 * pci_controller for both the controller and any bridge devices
645 * attached to it. But there is only one region list and it is in the
646 * top-level controller.
647 *
648 * This could be changed so that struct pci_controller is only used
649 * for PCI controllers and a separate UCLASS (or perhaps
650 * UCLASS_PCI_GENERIC) is used for bridges.
651 */
Stefan Roesee0024742020-07-23 16:34:10 +0200652 struct pci_region *regions;
wdenkc6097192002-11-03 00:24:07 +0000653 int region_count;
654
655 struct pci_config_table *config_table;
656
657 void (*fixup_irq)(struct pci_controller *, pci_dev_t);
Simon Glassff3e0772015-03-05 12:25:25 -0700658#ifndef CONFIG_DM_PCI
wdenkc6097192002-11-03 00:24:07 +0000659 /* Low-level architecture-dependent routines */
660 int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
661 int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
662 int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
663 int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
664 int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
665 int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
Simon Glassff3e0772015-03-05 12:25:25 -0700666#endif
wdenkc6097192002-11-03 00:24:07 +0000667
668 /* Used by auto config */
Kumar Galaa1790122006-01-11 13:24:15 -0600669 struct pci_region *pci_mem, *pci_io, *pci_prefetch;
wdenkc6097192002-11-03 00:24:07 +0000670
Simon Glassff3e0772015-03-05 12:25:25 -0700671#ifndef CONFIG_DM_PCI
wdenkc7de8292002-11-19 11:04:11 +0000672 int current_busno;
Leo Liu10fa8d72011-01-19 19:50:47 +0800673
674 void *priv_data;
Simon Glassff3e0772015-03-05 12:25:25 -0700675#endif
wdenkc6097192002-11-03 00:24:07 +0000676};
677
Simon Glassff3e0772015-03-05 12:25:25 -0700678#ifndef CONFIG_DM_PCI
Simon Glassbc3442a2013-06-11 11:14:33 -0700679static inline void pci_set_ops(struct pci_controller *hose,
wdenkc6097192002-11-03 00:24:07 +0000680 int (*read_byte)(struct pci_controller*,
681 pci_dev_t, int where, u8 *),
682 int (*read_word)(struct pci_controller*,
683 pci_dev_t, int where, u16 *),
684 int (*read_dword)(struct pci_controller*,
685 pci_dev_t, int where, u32 *),
686 int (*write_byte)(struct pci_controller*,
687 pci_dev_t, int where, u8),
688 int (*write_word)(struct pci_controller*,
689 pci_dev_t, int where, u16),
690 int (*write_dword)(struct pci_controller*,
691 pci_dev_t, int where, u32)) {
692 hose->read_byte = read_byte;
693 hose->read_word = read_word;
694 hose->read_dword = read_dword;
695 hose->write_byte = write_byte;
696 hose->write_word = write_word;
697 hose->write_dword = write_dword;
698}
Simon Glassff3e0772015-03-05 12:25:25 -0700699#endif
wdenkc6097192002-11-03 00:24:07 +0000700
Gabor Juhos842033e2013-05-30 07:06:12 +0000701#ifdef CONFIG_PCI_INDIRECT_BRIDGE
wdenkc6097192002-11-03 00:24:07 +0000702extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
Gabor Juhos842033e2013-05-30 07:06:12 +0000703#endif
wdenkc6097192002-11-03 00:24:07 +0000704
Simon Glass7e78b9e2015-11-29 13:18:05 -0700705#if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
Becky Bruce36f32672008-05-07 13:24:57 -0500706extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
Kumar Gala30e76d52008-10-21 08:36:08 -0500707 pci_addr_t addr, unsigned long flags);
708extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
709 phys_addr_t addr, unsigned long flags);
wdenkc6097192002-11-03 00:24:07 +0000710
711#define pci_phys_to_bus(dev, addr, flags) \
712 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
713#define pci_bus_to_phys(dev, addr, flags) \
714 pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
715
Becky Bruce6e61fae2009-02-03 18:10:50 -0600716#define pci_virt_to_bus(dev, addr, flags) \
717 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
718 (virt_to_phys(addr)), (flags))
719#define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
720 map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
721 (addr), (flags)), \
722 (len), (map_flags))
723
724#define pci_phys_to_mem(dev, addr) \
725 pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
726#define pci_mem_to_phys(dev, addr) \
727 pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
728#define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
729#define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
730
731#define pci_virt_to_mem(dev, addr) \
732 pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
733#define pci_mem_to_virt(dev, addr, len, map_flags) \
734 pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
735#define pci_virt_to_io(dev, addr) \
736 pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
737#define pci_io_to_virt(dev, addr, len, map_flags) \
738 pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
wdenkc6097192002-11-03 00:24:07 +0000739
Simon Glassdc5740d2015-08-22 15:58:55 -0600740/* For driver model these are defined in macros in pci_compat.c */
wdenkc6097192002-11-03 00:24:07 +0000741extern int pci_hose_read_config_byte(struct pci_controller *hose,
742 pci_dev_t dev, int where, u8 *val);
743extern int pci_hose_read_config_word(struct pci_controller *hose,
744 pci_dev_t dev, int where, u16 *val);
745extern int pci_hose_read_config_dword(struct pci_controller *hose,
746 pci_dev_t dev, int where, u32 *val);
747extern int pci_hose_write_config_byte(struct pci_controller *hose,
748 pci_dev_t dev, int where, u8 val);
749extern int pci_hose_write_config_word(struct pci_controller *hose,
750 pci_dev_t dev, int where, u16 val);
751extern int pci_hose_write_config_dword(struct pci_controller *hose,
752 pci_dev_t dev, int where, u32 val);
Simon Glass3ba5f742015-11-26 19:51:30 -0700753#endif
wdenkc6097192002-11-03 00:24:07 +0000754
Simon Glassff3e0772015-03-05 12:25:25 -0700755#ifndef CONFIG_DM_PCI
wdenkc6097192002-11-03 00:24:07 +0000756extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
757extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
758extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
759extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
760extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
761extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
Simon Glassff3e0772015-03-05 12:25:25 -0700762#endif
wdenkc6097192002-11-03 00:24:07 +0000763
Simon Glass3ba5f742015-11-26 19:51:30 -0700764void pciauto_region_init(struct pci_region *res);
765void pciauto_region_align(struct pci_region *res, pci_size_t size);
766void pciauto_config_init(struct pci_controller *hose);
Tuomas Tynkkynen5ce9aca2018-05-14 23:50:05 +0300767
768/**
769 * pciauto_region_allocate() - Allocate resources from a PCI resource region
770 *
771 * Allocates @size bytes from the PCI resource @res. If @supports_64bit is
772 * false, the result will be guaranteed to fit in 32 bits.
773 *
774 * @res: PCI region to allocate from
775 * @size: Amount of bytes to allocate
776 * @bar: Returns the PCI bus address of the allocated resource
777 * @supports_64bit: Whether to allow allocations above the 32-bit boundary
778 * @return 0 if successful, -1 on failure
779 */
Simon Glass3ba5f742015-11-26 19:51:30 -0700780int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
Tuomas Tynkkynend71975a2018-05-14 19:38:13 +0300781 pci_addr_t *bar, bool supports_64bit);
Simon Glass3ba5f742015-11-26 19:51:30 -0700782
783#if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
wdenkc6097192002-11-03 00:24:07 +0000784extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
785 pci_dev_t dev, int where, u8 *val);
786extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
787 pci_dev_t dev, int where, u16 *val);
788extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
789 pci_dev_t dev, int where, u8 val);
790extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
791 pci_dev_t dev, int where, u16 val);
792
Becky Bruce6e61fae2009-02-03 18:10:50 -0600793extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
wdenkc6097192002-11-03 00:24:07 +0000794extern void pci_register_hose(struct pci_controller* hose);
795extern struct pci_controller* pci_bus_to_hose(int bus);
Kumar Gala3a0e3c22010-12-17 05:57:25 -0600796extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
Stuart Yodereeb5b1a2016-03-10 10:52:18 -0600797extern struct pci_controller *pci_get_hose_head(void);
wdenkc6097192002-11-03 00:24:07 +0000798
Thierry Reding4efe52b2014-11-12 18:26:49 -0700799extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
wdenkc6097192002-11-03 00:24:07 +0000800extern int pci_hose_scan(struct pci_controller *hose);
801extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
802
wdenkc6097192002-11-03 00:24:07 +0000803extern void pciauto_setup_device(struct pci_controller *hose,
804 pci_dev_t dev, int bars_num,
805 struct pci_region *mem,
Kumar Galaa1790122006-01-11 13:24:15 -0600806 struct pci_region *prefetch,
wdenkc6097192002-11-03 00:24:07 +0000807 struct pci_region *io);
Linus Walleija3a70722012-03-25 12:13:15 +0000808extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
809 pci_dev_t dev, int sub_bus);
810extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
811 pci_dev_t dev, int sub_bus);
Linus Walleija3a70722012-03-25 12:13:15 +0000812extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
wdenkc6097192002-11-03 00:24:07 +0000813
814extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
815extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
Simon Glass250e0392015-01-27 22:13:27 -0700816pci_dev_t pci_find_class(unsigned int find_class, int index);
wdenkc6097192002-11-03 00:24:07 +0000817
Zhao Qiang287df012013-10-12 13:46:33 +0800818extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
819 int cap);
820extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
821 u8 hdr_type);
822extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
823 int cap);
824
Minghuan Lianed5b5802015-07-10 11:35:08 +0800825int pci_find_next_ext_capability(struct pci_controller *hose,
826 pci_dev_t dev, int start, int cap);
827int pci_hose_find_ext_capability(struct pci_controller *hose,
828 pci_dev_t dev, int cap);
829
Simon Glass3ba5f742015-11-26 19:51:30 -0700830#endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */
Tim Harvey09918662014-08-07 22:49:56 -0700831
Peter Tyser983eb9d2010-10-29 17:59:27 -0500832const char * pci_class_str(u8 class);
Anton Vorontsovcc2a8c72009-02-19 18:20:41 +0300833int pci_last_busno(void);
834
Jon Loeliger13a7fcd2006-10-19 11:33:52 -0500835#ifdef CONFIG_MPC85xx
836extern void pci_mpc85xx_init (struct pci_controller *hose);
837#endif
Paul Burtonfa5cec02013-11-08 11:18:47 +0000838
Simon Glasse8a552e2014-11-14 18:18:30 -0700839/**
840 * pci_write_bar32() - Write the address of a BAR including control bits
841 *
Simon Glass9d731c82016-01-18 20:19:15 -0700842 * This writes a raw address (with control bits) to a bar. This can be used
843 * with devices which require hard-coded addresses, not part of the normal
844 * PCI enumeration process.
Simon Glasse8a552e2014-11-14 18:18:30 -0700845 *
Simon Glasse8c09d62021-08-01 18:54:17 -0600846 * This is only available if CONFIG_DM_PCI_COMPAT is enabled
847 *
Simon Glasse8a552e2014-11-14 18:18:30 -0700848 * @hose: PCI hose to use
849 * @dev: PCI device to update
850 * @barnum: BAR number (0-5)
851 * @addr: BAR address with control bits
852 */
853void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
Simon Glass9d731c82016-01-18 20:19:15 -0700854 u32 addr);
Simon Glasse8a552e2014-11-14 18:18:30 -0700855
856/**
857 * pci_read_bar32() - read the address of a bar
858 *
Simon Glasse8c09d62021-08-01 18:54:17 -0600859 * This is only available if CONFIG_DM_PCI_COMPAT is enabled
860 *
Simon Glasse8a552e2014-11-14 18:18:30 -0700861 * @hose: PCI hose to use
862 * @dev: PCI device to inspect
863 * @barnum: BAR number (0-5)
864 * @return address of the bar, masking out any control bits
865 * */
866u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
867
Simon Glass4a2708a2015-01-14 21:37:04 -0700868/**
Simon Glassaab67242015-03-05 12:25:24 -0700869 * pci_hose_find_devices() - Find devices by vendor/device ID
870 *
Simon Glasse8c09d62021-08-01 18:54:17 -0600871 * This is only available if CONFIG_DM_PCI_COMPAT is enabled
872 *
Simon Glassaab67242015-03-05 12:25:24 -0700873 * @hose: PCI hose to search
874 * @busnum: Bus number to search
875 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
876 * @indexp: Pointer to device index to find. To find the first matching
877 * device, pass 0; to find the second, pass 1, etc. This
878 * parameter is decremented for each non-matching device so
879 * can be called repeatedly.
880 */
881pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
882 struct pci_device_id *ids, int *indexp);
883
Simon Glassff3e0772015-03-05 12:25:25 -0700884/* Access sizes for PCI reads and writes */
885enum pci_size_t {
886 PCI_SIZE_8,
887 PCI_SIZE_16,
888 PCI_SIZE_32,
889};
890
891struct udevice;
892
893#ifdef CONFIG_DM_PCI
894/**
Simon Glass8a8d24b2020-12-03 16:55:23 -0700895 * struct pci_child_plat - information stored about each PCI device
Simon Glassff3e0772015-03-05 12:25:25 -0700896 *
897 * Every device on a PCI bus has this per-child data.
898 *
Simon Glasscaa4daa2020-12-03 16:55:18 -0700899 * It can be accessed using dev_get_parent_plat(dev) if dev->parent is a
Simon Glassff3e0772015-03-05 12:25:25 -0700900 * PCI bus (i.e. UCLASS_PCI)
901 *
902 * @devfn: Encoded device and function index - see PCI_DEVFN()
903 * @vendor: PCI vendor ID (see pci_ids.h)
904 * @device: PCI device ID (see pci_ids.h)
905 * @class: PCI class, 3 bytes: (base, sub, prog-if)
Suneel Garapatib8852dc2019-10-19 16:07:20 -0700906 * @is_virtfn: True for Virtual Function device
907 * @pfdev: Handle to Physical Function device
908 * @virtid: Virtual Function Index
Simon Glassff3e0772015-03-05 12:25:25 -0700909 */
Simon Glass8a8d24b2020-12-03 16:55:23 -0700910struct pci_child_plat {
Simon Glassff3e0772015-03-05 12:25:25 -0700911 int devfn;
912 unsigned short vendor;
913 unsigned short device;
914 unsigned int class;
Suneel Garapatib8852dc2019-10-19 16:07:20 -0700915
916 /* Variables for CONFIG_PCI_SRIOV */
917 bool is_virtfn;
918 struct udevice *pfdev;
919 int virtid;
Simon Glassff3e0772015-03-05 12:25:25 -0700920};
921
922/* PCI bus operations */
923struct dm_pci_ops {
924 /**
925 * read_config() - Read a PCI configuration value
926 *
927 * PCI buses must support reading and writing configuration values
928 * so that the bus can be scanned and its devices configured.
929 *
Simon Glass8b85dfc2020-12-16 21:20:07 -0700930 * Normally PCI_BUS(@bdf) is the same as @dev_seq(bus), but not always.
Simon Glassff3e0772015-03-05 12:25:25 -0700931 * If bridges exist it is possible to use the top-level bus to
932 * access a sub-bus. In that case @bus will be the top-level bus
933 * and PCI_BUS(bdf) will be a different (higher) value
934 *
935 * @bus: Bus to read from
936 * @bdf: Bus, device and function to read
937 * @offset: Byte offset within the device's configuration space
938 * @valuep: Place to put the returned value
939 * @size: Access size
940 * @return 0 if OK, -ve on error
941 */
Simon Glassc4e72c42020-01-27 08:49:37 -0700942 int (*read_config)(const struct udevice *bus, pci_dev_t bdf,
943 uint offset, ulong *valuep, enum pci_size_t size);
Simon Glassff3e0772015-03-05 12:25:25 -0700944 /**
945 * write_config() - Write a PCI configuration value
946 *
947 * @bus: Bus to write to
948 * @bdf: Bus, device and function to write
949 * @offset: Byte offset within the device's configuration space
950 * @value: Value to write
951 * @size: Access size
952 * @return 0 if OK, -ve on error
953 */
954 int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
955 ulong value, enum pci_size_t size);
956};
957
958/* Get access to a PCI bus' operations */
959#define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops)
960
961/**
Simon Glass21ccce12015-11-29 13:17:47 -0700962 * dm_pci_get_bdf() - Get the BDF value for a device
Simon Glass4b515e42015-07-06 16:47:46 -0600963 *
964 * @dev: Device to check
965 * @return bus/device/function value (see PCI_BDF())
966 */
Simon Glass194fca92020-01-27 08:49:38 -0700967pci_dev_t dm_pci_get_bdf(const struct udevice *dev);
Simon Glass4b515e42015-07-06 16:47:46 -0600968
969/**
Simon Glassff3e0772015-03-05 12:25:25 -0700970 * pci_bind_bus_devices() - scan a PCI bus and bind devices
971 *
972 * Scan a PCI bus looking for devices. Bind each one that is found. If
973 * devices are already bound that match the scanned devices, just update the
974 * child data so that the device can be used correctly (this happens when
975 * the device tree describes devices we expect to see on the bus).
976 *
977 * Devices that are bound in this way will use a generic PCI driver which
978 * does nothing. The device can still be accessed but will not provide any
979 * driver interface.
980 *
981 * @bus: Bus containing devices to bind
982 * @return 0 if OK, -ve on error
983 */
984int pci_bind_bus_devices(struct udevice *bus);
985
986/**
987 * pci_auto_config_devices() - configure bus devices ready for use
988 *
989 * This works through all devices on a bus by scanning the driver model
990 * data structures (normally these have been set up by pci_bind_bus_devices()
991 * earlier).
992 *
993 * Space is allocated for each PCI base address register (BAR) so that the
994 * devices are mapped into memory and I/O space ready for use.
995 *
996 * @bus: Bus containing devices to bind
997 * @return 0 if OK, -ve on error
998 */
999int pci_auto_config_devices(struct udevice *bus);
1000
1001/**
Simon Glassf3f1fae2015-11-29 13:17:48 -07001002 * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
Simon Glassff3e0772015-03-05 12:25:25 -07001003 *
1004 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1005 * @devp: Returns the device for this address, if found
1006 * @return 0 if OK, -ENODEV if not found
1007 */
Simon Glassf3f1fae2015-11-29 13:17:48 -07001008int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
Simon Glassff3e0772015-03-05 12:25:25 -07001009
1010/**
1011 * pci_bus_find_devfn() - Find a device on a bus
1012 *
1013 * @find_devfn: PCI device address (device and function only)
1014 * @devp: Returns the device for this address, if found
1015 * @return 0 if OK, -ENODEV if not found
1016 */
Simon Glassc4e72c42020-01-27 08:49:37 -07001017int pci_bus_find_devfn(const struct udevice *bus, pci_dev_t find_devfn,
Simon Glassff3e0772015-03-05 12:25:25 -07001018 struct udevice **devp);
1019
1020/**
Simon Glass76c3fbc2015-08-10 07:05:04 -06001021 * pci_find_first_device() - return the first available PCI device
1022 *
1023 * This function and pci_find_first_device() allow iteration through all
1024 * available PCI devices on all buses. Assuming there are any, this will
1025 * return the first one.
1026 *
1027 * @devp: Set to the first available device, or NULL if no more are left
1028 * or we got an error
1029 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
1030 */
1031int pci_find_first_device(struct udevice **devp);
1032
1033/**
1034 * pci_find_next_device() - return the next available PCI device
1035 *
1036 * Finds the next available PCI device after the one supplied, or sets @devp
1037 * to NULL if there are no more.
1038 *
1039 * @devp: On entry, the last device returned. Set to the next available
1040 * device, or NULL if no more are left or we got an error
1041 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
1042 */
1043int pci_find_next_device(struct udevice **devp);
1044
1045/**
Simon Glassff3e0772015-03-05 12:25:25 -07001046 * pci_get_ff() - Returns a mask for the given access size
1047 *
1048 * @size: Access size
1049 * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
1050 * PCI_SIZE_32
1051 */
1052int pci_get_ff(enum pci_size_t size);
1053
1054/**
1055 * pci_bus_find_devices () - Find devices on a bus
1056 *
1057 * @bus: Bus to search
1058 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1059 * @indexp: Pointer to device index to find. To find the first matching
1060 * device, pass 0; to find the second, pass 1, etc. This
1061 * parameter is decremented for each non-matching device so
1062 * can be called repeatedly.
1063 * @devp: Returns matching device if found
1064 * @return 0 if found, -ENODEV if not
1065 */
Simon Glasse58f3a72021-06-27 17:50:56 -06001066int pci_bus_find_devices(struct udevice *bus, const struct pci_device_id *ids,
Simon Glassff3e0772015-03-05 12:25:25 -07001067 int *indexp, struct udevice **devp);
1068
1069/**
1070 * pci_find_device_id() - Find a device on any bus
1071 *
1072 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1073 * @index: Index number of device to find, 0 for the first match, 1 for
1074 * the second, etc.
1075 * @devp: Returns matching device if found
1076 * @return 0 if found, -ENODEV if not
1077 */
Simon Glasse58f3a72021-06-27 17:50:56 -06001078int pci_find_device_id(const struct pci_device_id *ids, int index,
Simon Glassff3e0772015-03-05 12:25:25 -07001079 struct udevice **devp);
1080
1081/**
1082 * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
1083 *
1084 * This probes the given bus which causes it to be scanned for devices. The
1085 * devices will be bound but not probed.
1086 *
1087 * @hose specifies the PCI hose that will be used for the scan. This is
1088 * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
1089 * in @bdf, and is a subordinate bus reachable from @hose.
1090 *
1091 * @hose: PCI hose to scan
1092 * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1093 * @return 0 if OK, -ve on error
1094 */
Simon Glass5e23b8b2015-11-29 13:17:49 -07001095int dm_pci_hose_probe_bus(struct udevice *bus);
Simon Glassff3e0772015-03-05 12:25:25 -07001096
1097/**
1098 * pci_bus_read_config() - Read a configuration value from a device
1099 *
1100 * TODO(sjg@chromium.org): We should be able to pass just a device and have
1101 * it do the right thing. It would be good to have that function also.
1102 *
1103 * @bus: Bus to read from
1104 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
Simon Glass4974a6f2016-03-06 19:27:53 -07001105 * @offset: Register offset to read
Simon Glassff3e0772015-03-05 12:25:25 -07001106 * @valuep: Place to put the returned value
1107 * @size: Access size
1108 * @return 0 if OK, -ve on error
1109 */
Simon Glass194fca92020-01-27 08:49:38 -07001110int pci_bus_read_config(const struct udevice *bus, pci_dev_t bdf, int offset,
Simon Glassff3e0772015-03-05 12:25:25 -07001111 unsigned long *valuep, enum pci_size_t size);
1112
1113/**
1114 * pci_bus_write_config() - Write a configuration value to a device
1115 *
1116 * @bus: Bus to write from
1117 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
Simon Glass4974a6f2016-03-06 19:27:53 -07001118 * @offset: Register offset to write
Simon Glassff3e0772015-03-05 12:25:25 -07001119 * @value: Value to write
1120 * @size: Access size
1121 * @return 0 if OK, -ve on error
1122 */
1123int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1124 unsigned long value, enum pci_size_t size);
1125
Simon Glass66afb4e2015-08-10 07:05:03 -06001126/**
Simon Glass319dba12016-03-06 19:27:52 -07001127 * pci_bus_clrset_config32() - Update a configuration value for a device
1128 *
1129 * The register at @offset is updated to (oldvalue & ~clr) | set.
1130 *
1131 * @bus: Bus to access
1132 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1133 * @offset: Register offset to update
1134 * @clr: Bits to clear
1135 * @set: Bits to set
1136 * @return 0 if OK, -ve on error
1137 */
1138int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1139 u32 clr, u32 set);
1140
1141/**
Simon Glass66afb4e2015-08-10 07:05:03 -06001142 * Driver model PCI config access functions. Use these in preference to others
1143 * when you have a valid device
1144 */
Simon Glass194fca92020-01-27 08:49:38 -07001145int dm_pci_read_config(const struct udevice *dev, int offset,
1146 unsigned long *valuep, enum pci_size_t size);
Simon Glass66afb4e2015-08-10 07:05:03 -06001147
Simon Glass194fca92020-01-27 08:49:38 -07001148int dm_pci_read_config8(const struct udevice *dev, int offset, u8 *valuep);
1149int dm_pci_read_config16(const struct udevice *dev, int offset, u16 *valuep);
1150int dm_pci_read_config32(const struct udevice *dev, int offset, u32 *valuep);
Simon Glass66afb4e2015-08-10 07:05:03 -06001151
1152int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
1153 enum pci_size_t size);
1154
1155int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
1156int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
1157int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
1158
Simon Glass319dba12016-03-06 19:27:52 -07001159/**
1160 * These permit convenient read/modify/write on PCI configuration. The
1161 * register is updated to (oldvalue & ~clr) | set.
1162 */
1163int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1164int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1165int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1166
Simon Glassff3e0772015-03-05 12:25:25 -07001167/*
1168 * The following functions provide access to the above without needing the
1169 * size parameter. We are trying to encourage the use of the 8/16/32-style
1170 * functions, rather than byte/word/dword. But both are supported.
1171 */
1172int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
Bin Meng308143e2016-02-02 05:58:07 -08001173int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1174int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1175int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1176int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1177int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
Simon Glassff3e0772015-03-05 12:25:25 -07001178
Tuomas Tynkkynenbadb9922017-09-19 23:18:03 +03001179/**
1180 * pci_generic_mmap_write_config() - Generic helper for writing to
1181 * memory-mapped PCI configuration space.
1182 * @bus: Pointer to the PCI bus
1183 * @addr_f: Callback for calculating the config space address
1184 * @bdf: Identifies the PCI device to access
1185 * @offset: The offset into the device's configuration space
1186 * @value: The value to write
1187 * @size: Indicates the size of access to perform
1188 *
1189 * Write the value @value of size @size from offset @offset within the
1190 * configuration space of the device identified by the bus, device & function
1191 * numbers in @bdf on the PCI bus @bus. The callback function @addr_f is
1192 * responsible for calculating the CPU address of the respective configuration
1193 * space offset.
1194 *
1195 * Return: 0 on success, else -EINVAL
1196 */
1197int pci_generic_mmap_write_config(
Simon Glassc4e72c42020-01-27 08:49:37 -07001198 const struct udevice *bus,
1199 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
1200 void **addrp),
Tuomas Tynkkynenbadb9922017-09-19 23:18:03 +03001201 pci_dev_t bdf,
1202 uint offset,
1203 ulong value,
1204 enum pci_size_t size);
1205
1206/**
1207 * pci_generic_mmap_read_config() - Generic helper for reading from
1208 * memory-mapped PCI configuration space.
1209 * @bus: Pointer to the PCI bus
1210 * @addr_f: Callback for calculating the config space address
1211 * @bdf: Identifies the PCI device to access
1212 * @offset: The offset into the device's configuration space
1213 * @valuep: A pointer at which to store the read value
1214 * @size: Indicates the size of access to perform
1215 *
1216 * Read a value of size @size from offset @offset within the configuration
1217 * space of the device identified by the bus, device & function numbers in @bdf
1218 * on the PCI bus @bus. The callback function @addr_f is responsible for
1219 * calculating the CPU address of the respective configuration space offset.
1220 *
1221 * Return: 0 on success, else -EINVAL
1222 */
1223int pci_generic_mmap_read_config(
Simon Glassc4e72c42020-01-27 08:49:37 -07001224 const struct udevice *bus,
1225 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
1226 void **addrp),
Tuomas Tynkkynenbadb9922017-09-19 23:18:03 +03001227 pci_dev_t bdf,
1228 uint offset,
1229 ulong *valuep,
1230 enum pci_size_t size);
1231
Suneel Garapatib8852dc2019-10-19 16:07:20 -07001232#if defined(CONFIG_PCI_SRIOV)
1233/**
1234 * pci_sriov_init() - Scan Virtual Function devices
1235 *
1236 * @pdev: Physical Function udevice handle
1237 * @vf_en: Number of Virtual Function devices to enable
1238 * @return 0 on success, -ve on error
1239 */
1240int pci_sriov_init(struct udevice *pdev, int vf_en);
1241
1242/**
1243 * pci_sriov_get_totalvfs() - Get total available Virtual Function devices
1244 *
1245 * @pdev: Physical Function udevice handle
1246 * @return count on success, -ve on error
1247 */
1248int pci_sriov_get_totalvfs(struct udevice *pdev);
1249#endif
1250
Simon Glass3ba5f742015-11-26 19:51:30 -07001251#ifdef CONFIG_DM_PCI_COMPAT
Simon Glassff3e0772015-03-05 12:25:25 -07001252/* Compatibility with old naming */
1253static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1254 u32 value)
1255{
1256 return pci_write_config32(pcidev, offset, value);
1257}
1258
Simon Glassff3e0772015-03-05 12:25:25 -07001259/* Compatibility with old naming */
1260static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1261 u16 value)
1262{
1263 return pci_write_config16(pcidev, offset, value);
1264}
1265
Simon Glassff3e0772015-03-05 12:25:25 -07001266/* Compatibility with old naming */
1267static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1268 u8 value)
1269{
1270 return pci_write_config8(pcidev, offset, value);
1271}
1272
Simon Glassff3e0772015-03-05 12:25:25 -07001273/* Compatibility with old naming */
1274static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1275 u32 *valuep)
1276{
1277 return pci_read_config32(pcidev, offset, valuep);
1278}
1279
Simon Glassff3e0772015-03-05 12:25:25 -07001280/* Compatibility with old naming */
1281static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1282 u16 *valuep)
1283{
1284 return pci_read_config16(pcidev, offset, valuep);
1285}
1286
Simon Glassff3e0772015-03-05 12:25:25 -07001287/* Compatibility with old naming */
1288static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1289 u8 *valuep)
1290{
1291 return pci_read_config8(pcidev, offset, valuep);
1292}
Simon Glass3ba5f742015-11-26 19:51:30 -07001293#endif /* CONFIG_DM_PCI_COMPAT */
1294
1295/**
1296 * dm_pciauto_config_device() - configure a device ready for use
1297 *
1298 * Space is allocated for each PCI base address register (BAR) so that the
1299 * devices are mapped into memory and I/O space ready for use.
1300 *
1301 * @dev: Device to configure
1302 * @return 0 if OK, -ve on error
1303 */
1304int dm_pciauto_config_device(struct udevice *dev);
1305
Simon Glass36d0d3b2015-03-05 12:25:28 -07001306/**
Simon Glass9289db62015-11-19 20:26:59 -07001307 * pci_conv_32_to_size() - convert a 32-bit read value to the given size
1308 *
1309 * Some PCI buses must always perform 32-bit reads. The data must then be
1310 * shifted and masked to reflect the required access size and offset. This
1311 * function performs this transformation.
1312 *
1313 * @value: Value to transform (32-bit value read from @offset & ~3)
1314 * @offset: Register offset that was read
1315 * @size: Required size of the result
1316 * @return the value that would have been obtained if the read had been
1317 * performed at the given offset with the correct size
1318 */
1319ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
1320
1321/**
1322 * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
1323 *
1324 * Some PCI buses must always perform 32-bit writes. To emulate a smaller
1325 * write the old 32-bit data must be read, updated with the required new data
1326 * and written back as a 32-bit value. This function performs the
1327 * transformation from the old value to the new value.
1328 *
1329 * @value: Value to transform (32-bit value read from @offset & ~3)
1330 * @offset: Register offset that should be written
1331 * @size: Required size of the write
1332 * @return the value that should be written as a 32-bit access to @offset & ~3.
1333 */
1334ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1335 enum pci_size_t size);
1336
1337/**
Simon Glass9f60fb02015-11-19 20:27:00 -07001338 * pci_get_controller() - obtain the controller to use for a bus
1339 *
1340 * @dev: Device to check
1341 * @return pointer to the controller device for this bus
1342 */
1343struct udevice *pci_get_controller(struct udevice *dev);
1344
1345/**
Simon Glassf9260332015-11-19 20:27:01 -07001346 * pci_get_regions() - obtain pointers to all the region types
1347 *
1348 * @dev: Device to check
1349 * @iop: Returns a pointer to the I/O region, or NULL if none
1350 * @memp: Returns a pointer to the memory region, or NULL if none
1351 * @prefp: Returns a pointer to the pre-fetch region, or NULL if none
1352 * @return the number of non-NULL regions returned, normally 3
1353 */
1354int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1355 struct pci_region **memp, struct pci_region **prefp);
Rayagonda Kokatanur143eb5b2020-05-12 13:29:49 +05301356int
1357pci_get_dma_regions(struct udevice *dev, struct pci_region *memp, int index);
Simon Glassf9260332015-11-19 20:27:01 -07001358/**
Simon Glass9d731c82016-01-18 20:19:15 -07001359 * dm_pci_write_bar32() - Write the address of a BAR
1360 *
1361 * This writes a raw address to a bar
1362 *
1363 * @dev: PCI device to update
1364 * @barnum: BAR number (0-5)
1365 * @addr: BAR address
1366 */
1367void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
1368
1369/**
Simon Glassbab17cf2015-11-29 13:17:53 -07001370 * dm_pci_read_bar32() - read a base address register from a device
1371 *
1372 * @dev: Device to check
1373 * @barnum: Bar number to read (numbered from 0)
1374 * @return: value of BAR
1375 */
Simon Glass194fca92020-01-27 08:49:38 -07001376u32 dm_pci_read_bar32(const struct udevice *dev, int barnum);
Simon Glassbab17cf2015-11-29 13:17:53 -07001377
1378/**
Simon Glass21d1fe72015-11-29 13:18:03 -07001379 * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
1380 *
1381 * @dev: Device containing the PCI address
1382 * @addr: PCI address to convert
1383 * @flags: Flags for the region type (PCI_REGION_...)
1384 * @return physical address corresponding to that PCI bus address
1385 */
1386phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
1387 unsigned long flags);
1388
1389/**
1390 * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
1391 *
1392 * @dev: Device containing the bus address
1393 * @addr: Physical address to convert
1394 * @flags: Flags for the region type (PCI_REGION_...)
1395 * @return PCI bus address corresponding to that physical address
1396 */
1397pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
1398 unsigned long flags);
1399
1400/**
1401 * dm_pci_map_bar() - get a virtual address associated with a BAR region
1402 *
1403 * Looks up a base address register and finds the physical memory address
Alex Marginean2204bc12019-06-07 11:24:22 +03001404 * that corresponds to it.
1405 * Can be used for 32b BARs 0-5 on type 0 functions and for 32b BARs 0-1 on
1406 * type 1 functions.
Alex Marginean0b143d82019-06-07 11:24:23 +03001407 * Can also be used on type 0 functions that support Enhanced Allocation for
1408 * 32b/64b BARs. Note that duplicate BEI entries are not supported.
Simon Glass21d1fe72015-11-29 13:18:03 -07001409 *
1410 * @dev: Device to check
Alex Marginean2204bc12019-06-07 11:24:22 +03001411 * @bar: Bar register offset (PCI_BASE_ADDRESS_...)
Simon Glass21d1fe72015-11-29 13:18:03 -07001412 * @flags: Flags for the region type (PCI_REGION_...)
Alex Marginean2204bc12019-06-07 11:24:22 +03001413 * @return: pointer to the virtual address to use or 0 on error
Simon Glass21d1fe72015-11-29 13:18:03 -07001414 */
1415void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
1416
Bin Mengdac01fd2018-08-03 01:14:52 -07001417/**
Bin Menga8c5f8d2018-10-15 02:21:21 -07001418 * dm_pci_find_next_capability() - find a capability starting from an offset
1419 *
1420 * Tell if a device supports a given PCI capability. Returns the
1421 * address of the requested capability structure within the device's
1422 * PCI configuration space or 0 in case the device does not support it.
1423 *
1424 * Possible values for @cap:
1425 *
1426 * %PCI_CAP_ID_MSI Message Signalled Interrupts
1427 * %PCI_CAP_ID_PCIX PCI-X
1428 * %PCI_CAP_ID_EXP PCI Express
1429 * %PCI_CAP_ID_MSIX MSI-X
1430 *
1431 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1432 *
1433 * @dev: PCI device to query
1434 * @start: offset to start from
1435 * @cap: capability code
1436 * @return: capability address or 0 if not supported
1437 */
1438int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap);
1439
1440/**
Bin Mengdac01fd2018-08-03 01:14:52 -07001441 * dm_pci_find_capability() - find a capability
1442 *
1443 * Tell if a device supports a given PCI capability. Returns the
1444 * address of the requested capability structure within the device's
1445 * PCI configuration space or 0 in case the device does not support it.
1446 *
1447 * Possible values for @cap:
1448 *
1449 * %PCI_CAP_ID_MSI Message Signalled Interrupts
1450 * %PCI_CAP_ID_PCIX PCI-X
1451 * %PCI_CAP_ID_EXP PCI Express
1452 * %PCI_CAP_ID_MSIX MSI-X
1453 *
1454 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1455 *
1456 * @dev: PCI device to query
1457 * @cap: capability code
1458 * @return: capability address or 0 if not supported
1459 */
1460int dm_pci_find_capability(struct udevice *dev, int cap);
1461
1462/**
Bin Menga8c5f8d2018-10-15 02:21:21 -07001463 * dm_pci_find_next_ext_capability() - find an extended capability
1464 * starting from an offset
1465 *
1466 * Tell if a device supports a given PCI express extended capability.
1467 * Returns the address of the requested extended capability structure
1468 * within the device's PCI configuration space or 0 in case the device
1469 * does not support it.
1470 *
1471 * Possible values for @cap:
1472 *
1473 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1474 * %PCI_EXT_CAP_ID_VC Virtual Channel
1475 * %PCI_EXT_CAP_ID_DSN Device Serial Number
1476 * %PCI_EXT_CAP_ID_PWR Power Budgeting
1477 *
1478 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1479 *
1480 * @dev: PCI device to query
1481 * @start: offset to start from
1482 * @cap: extended capability code
1483 * @return: extended capability address or 0 if not supported
1484 */
1485int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap);
1486
1487/**
Bin Mengdac01fd2018-08-03 01:14:52 -07001488 * dm_pci_find_ext_capability() - find an extended capability
1489 *
1490 * Tell if a device supports a given PCI express extended capability.
1491 * Returns the address of the requested extended capability structure
1492 * within the device's PCI configuration space or 0 in case the device
1493 * does not support it.
1494 *
1495 * Possible values for @cap:
1496 *
1497 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1498 * %PCI_EXT_CAP_ID_VC Virtual Channel
1499 * %PCI_EXT_CAP_ID_DSN Device Serial Number
1500 * %PCI_EXT_CAP_ID_PWR Power Budgeting
1501 *
1502 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1503 *
1504 * @dev: PCI device to query
1505 * @cap: extended capability code
1506 * @return: extended capability address or 0 if not supported
1507 */
1508int dm_pci_find_ext_capability(struct udevice *dev, int cap);
1509
Alex Margineanb8e1f822019-06-07 11:24:25 +03001510/**
1511 * dm_pci_flr() - Perform FLR if the device suppoorts it
1512 *
1513 * @dev: PCI device to reset
1514 * @return: 0 if OK, -ENOENT if FLR is not supported by dev
1515 */
1516int dm_pci_flr(struct udevice *dev);
1517
Simon Glass21d1fe72015-11-29 13:18:03 -07001518#define dm_pci_virt_to_bus(dev, addr, flags) \
1519 dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
1520#define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
1521 map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
1522 (len), (map_flags))
1523
1524#define dm_pci_phys_to_mem(dev, addr) \
1525 dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
1526#define dm_pci_mem_to_phys(dev, addr) \
1527 dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
1528#define dm_pci_phys_to_io(dev, addr) \
1529 dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
1530#define dm_pci_io_to_phys(dev, addr) \
1531 dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
1532
1533#define dm_pci_virt_to_mem(dev, addr) \
1534 dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
1535#define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
1536 dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
1537#define dm_pci_virt_to_io(dev, addr) \
Simon Glass4974a6f2016-03-06 19:27:53 -07001538 dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
Simon Glass21d1fe72015-11-29 13:18:03 -07001539#define dm_pci_io_to_virt(dev, addr, len, map_flags) \
Simon Glass4974a6f2016-03-06 19:27:53 -07001540 dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
Simon Glass21d1fe72015-11-29 13:18:03 -07001541
1542/**
Simon Glass5c0bf642015-11-29 13:17:50 -07001543 * dm_pci_find_device() - find a device by vendor/device ID
1544 *
1545 * @vendor: Vendor ID
1546 * @device: Device ID
1547 * @index: 0 to find the first match, 1 for second, etc.
1548 * @devp: Returns pointer to the device, if found
1549 * @return 0 if found, -ve on error
1550 */
1551int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
1552 struct udevice **devp);
1553
1554/**
Simon Glassa0eb8352015-11-29 13:17:52 -07001555 * dm_pci_find_class() - find a device by class
1556 *
1557 * @find_class: 3-byte (24-bit) class value to find
1558 * @index: 0 to find the first match, 1 for second, etc.
1559 * @devp: Returns pointer to the device, if found
1560 * @return 0 if found, -ve on error
1561 */
1562int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1563
1564/**
Simon Glass6498fda2019-09-21 14:32:41 -06001565 * struct pci_emul_uc_priv - holds info about an emulator device
1566 *
1567 * There is always at most one emulator per client
1568 *
1569 * @client: Client device if any, else NULL
1570 */
1571struct pci_emul_uc_priv {
1572 struct udevice *client;
1573};
1574
1575/**
Simon Glass36d0d3b2015-03-05 12:25:28 -07001576 * struct dm_pci_emul_ops - PCI device emulator operations
1577 */
1578struct dm_pci_emul_ops {
1579 /**
Simon Glass36d0d3b2015-03-05 12:25:28 -07001580 * read_config() - Read a PCI configuration value
1581 *
1582 * @dev: Emulated device to read from
1583 * @offset: Byte offset within the device's configuration space
1584 * @valuep: Place to put the returned value
1585 * @size: Access size
1586 * @return 0 if OK, -ve on error
1587 */
Simon Glassc4e72c42020-01-27 08:49:37 -07001588 int (*read_config)(const struct udevice *dev, uint offset,
1589 ulong *valuep, enum pci_size_t size);
Simon Glass36d0d3b2015-03-05 12:25:28 -07001590 /**
1591 * write_config() - Write a PCI configuration value
1592 *
1593 * @dev: Emulated device to write to
1594 * @offset: Byte offset within the device's configuration space
1595 * @value: Value to write
1596 * @size: Access size
1597 * @return 0 if OK, -ve on error
1598 */
1599 int (*write_config)(struct udevice *dev, uint offset, ulong value,
1600 enum pci_size_t size);
1601 /**
1602 * read_io() - Read a PCI I/O value
1603 *
1604 * @dev: Emulated device to read from
1605 * @addr: I/O address to read
1606 * @valuep: Place to put the returned value
1607 * @size: Access size
1608 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1609 * other -ve value on error
1610 */
1611 int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
1612 enum pci_size_t size);
1613 /**
1614 * write_io() - Write a PCI I/O value
1615 *
1616 * @dev: Emulated device to write from
1617 * @addr: I/O address to write
1618 * @value: Value to write
1619 * @size: Access size
1620 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1621 * other -ve value on error
1622 */
1623 int (*write_io)(struct udevice *dev, unsigned int addr,
1624 ulong value, enum pci_size_t size);
1625 /**
1626 * map_physmem() - Map a device into sandbox memory
1627 *
1628 * @dev: Emulated device to map
1629 * @addr: Memory address, normally corresponding to a PCI BAR.
1630 * The device should have been configured to have a BAR
1631 * at this address.
1632 * @lenp: On entry, the size of the area to map, On exit it is
1633 * updated to the size actually mapped, which may be less
1634 * if the device has less space
1635 * @ptrp: Returns a pointer to the mapped address. The device's
1636 * space can be accessed as @lenp bytes starting here
1637 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1638 * other -ve value on error
1639 */
1640 int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
1641 unsigned long *lenp, void **ptrp);
1642 /**
1643 * unmap_physmem() - undo a memory mapping
1644 *
1645 * This must be called after map_physmem() to undo the mapping.
1646 * Some devices can use this to check what has been written into
1647 * their mapped memory and perform an operations they require on it.
1648 * In this way, map/unmap can be used as a sort of handshake between
1649 * the emulated device and its users.
1650 *
1651 * @dev: Emuated device to unmap
1652 * @vaddr: Mapped memory address, as passed to map_physmem()
1653 * @len: Size of area mapped, as returned by map_physmem()
1654 * @return 0 if OK, -ve on error
1655 */
1656 int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
1657 unsigned long len);
1658};
1659
1660/* Get access to a PCI device emulator's operations */
1661#define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops)
1662
1663/**
1664 * sandbox_pci_get_emul() - Get the emulation device for a PCI device
1665 *
1666 * Searches for a suitable emulator for the given PCI bus device
1667 *
1668 * @bus: PCI bus to search
1669 * @find_devfn: PCI device and function address (PCI_DEVFN())
Bin Meng43459982018-08-03 01:14:45 -07001670 * @containerp: Returns container device if found
Simon Glass36d0d3b2015-03-05 12:25:28 -07001671 * @emulp: Returns emulated device if found
1672 * @return 0 if found, -ENODEV if not found
1673 */
Simon Glassc4e72c42020-01-27 08:49:37 -07001674int sandbox_pci_get_emul(const struct udevice *bus, pci_dev_t find_devfn,
Bin Meng43459982018-08-03 01:14:45 -07001675 struct udevice **containerp, struct udevice **emulp);
Simon Glass36d0d3b2015-03-05 12:25:28 -07001676
Stefan Roeseb5214202019-01-25 11:52:42 +01001677/**
Simon Glass6498fda2019-09-21 14:32:41 -06001678 * sandbox_pci_get_client() - Find the client for an emulation device
1679 *
1680 * @emul: Emulation device to check
1681 * @devp: Returns the client device emulated by this device
1682 * @return 0 if OK, -ENOENT if the device has no client yet
1683 */
1684int sandbox_pci_get_client(struct udevice *emul, struct udevice **devp);
1685
Tim Harveycecd0132021-04-16 14:53:47 -07001686/**
1687 * board_pci_fixup_dev() - Board callback for PCI device fixups
1688 *
1689 * @bus: PCI bus
1690 * @dev: PCI device
1691 */
1692extern void board_pci_fixup_dev(struct udevice *bus, struct udevice *dev);
1693
Simon Glassaba92962015-07-06 16:47:44 -06001694#endif /* CONFIG_DM_PCI */
1695
1696/**
1697 * PCI_DEVICE - macro used to describe a specific pci device
1698 * @vend: the 16 bit PCI Vendor ID
1699 * @dev: the 16 bit PCI Device ID
1700 *
1701 * This macro is used to create a struct pci_device_id that matches a
1702 * specific device. The subvendor and subdevice fields will be set to
1703 * PCI_ANY_ID.
1704 */
1705#define PCI_DEVICE(vend, dev) \
1706 .vendor = (vend), .device = (dev), \
1707 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1708
1709/**
1710 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1711 * @vend: the 16 bit PCI Vendor ID
1712 * @dev: the 16 bit PCI Device ID
1713 * @subvend: the 16 bit PCI Subvendor ID
1714 * @subdev: the 16 bit PCI Subdevice ID
1715 *
1716 * This macro is used to create a struct pci_device_id that matches a
1717 * specific device with subsystem information.
1718 */
1719#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1720 .vendor = (vend), .device = (dev), \
1721 .subvendor = (subvend), .subdevice = (subdev)
1722
1723/**
1724 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1725 * @dev_class: the class, subclass, prog-if triple for this device
1726 * @dev_class_mask: the class mask for this device
1727 *
1728 * This macro is used to create a struct pci_device_id that matches a
1729 * specific PCI class. The vendor, device, subvendor, and subdevice
1730 * fields will be set to PCI_ANY_ID.
1731 */
1732#define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1733 .class = (dev_class), .class_mask = (dev_class_mask), \
1734 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1735 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1736
1737/**
1738 * PCI_VDEVICE - macro used to describe a specific pci device in short form
1739 * @vend: the vendor name
1740 * @dev: the 16 bit PCI Device ID
1741 *
1742 * This macro is used to create a struct pci_device_id that matches a
1743 * specific PCI device. The subvendor, and subdevice fields will be set
1744 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1745 * private data.
1746 */
1747
1748#define PCI_VDEVICE(vend, dev) \
1749 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1750 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1751
1752/**
1753 * struct pci_driver_entry - Matches a driver to its pci_device_id list
1754 * @driver: Driver to use
1755 * @match: List of match records for this driver, terminated by {}
1756 */
1757struct pci_driver_entry {
1758 struct driver *driver;
1759 const struct pci_device_id *match;
1760};
1761
1762#define U_BOOT_PCI_DEVICE(__name, __match) \
1763 ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1764 .driver = llsym(struct driver, __name, driver), \
1765 .match = __match, \
1766 }
Simon Glassff3e0772015-03-05 12:25:25 -07001767
Paul Burtonfa5cec02013-11-08 11:18:47 +00001768#endif /* __ASSEMBLY__ */
1769#endif /* _PCI_H */