blob: 8ccb0ff9d8945d74889890de041b6230a1f8e3e9 [file] [log] [blame]
wdenk9dd41a72005-05-12 22:48:09 +00001/*
2 * (C) Copyright 2005
3 * Heiko Schocher, DENX Software Engineering, <hs@denx.de>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk9dd41a72005-05-12 22:48:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
wdenk9dd41a72005-05-12 22:48:09 +000020#define CONFIG_MPC8272_FAMILY 1
21#define CONFIG_IDS8247 1
22#define CPU_ID_STR "MPC8247"
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050023#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk9dd41a72005-05-12 22:48:09 +000024
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025#define CONFIG_SYS_TEXT_BASE 0xfff00000
26
wdenk9dd41a72005-05-12 22:48:09 +000027#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
28
29#define CONFIG_BOOTCOUNT_LIMIT
30
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010031#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk9dd41a72005-05-12 22:48:09 +000032
33#undef CONFIG_BOOTARGS
34
35#define CONFIG_EXTRA_ENV_SETTINGS \
36 "netdev=eth0\0" \
37 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010038 "nfsroot=${serverip}:${rootpath}\0" \
wdenk9dd41a72005-05-12 22:48:09 +000039 "ramargs=setenv bootargs root=/dev/ram rw " \
40 "console=ttyS0,115200\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010041 "addip=setenv bootargs ${bootargs} " \
42 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
43 ":${hostname}:${netdev}:off panic=1\0" \
wdenk9dd41a72005-05-12 22:48:09 +000044 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010045 "bootm ${kernel_addr}\0" \
wdenk9dd41a72005-05-12 22:48:09 +000046 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010047 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
48 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk9dd41a72005-05-12 22:48:09 +000049 "rootpath=/opt/eldk/ppc_82xx\0" \
50 "bootfile=/tftpboot/IDS8247/uImage\0" \
51 "kernel_addr=ff800000\0" \
52 "ramdisk_addr=ffa00000\0" \
53 ""
54#define CONFIG_BOOTCOMMAND "run flash_self"
55
56#define CONFIG_MISC_INIT_R 1
57
58/* enable I2C and select the hardware/software driver */
Heiko Schocherea818db2013-01-29 08:53:15 +010059#define CONFIG_SYS_I2C
60#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
61#define CONFIG_SYS_I2C_SOFT_SPEED 400000
62#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
wdenk9dd41a72005-05-12 22:48:09 +000063/*
64 * Software (bit-bang) I2C driver configuration
65 */
66
67#define I2C_PORT 0 /* Port A=0, B=1, C=2, D=3 */
68#define I2C_ACTIVE (iop->pdir |= 0x00000080)
69#define I2C_TRISTATE (iop->pdir &= ~0x00000080)
70#define I2C_READ ((iop->pdat & 0x00000080) != 0)
71#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000080; \
72 else iop->pdat &= ~0x00000080
73#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000100; \
74 else iop->pdat &= ~0x00000100
75#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
76
77#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
79#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
80#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
81#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk9dd41a72005-05-12 22:48:09 +000082
83#define CONFIG_I2C_X
84#endif
85
86/*
87 * select serial console configuration
88 * use the extern UART for the console
89 */
90#define CONFIG_CONS_INDEX 1
91#define CONFIG_BAUDRATE 115200
92/*
93 * NS16550 Configuration
94 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_NS16550
96#define CONFIG_SYS_NS16550_SERIAL
wdenk9dd41a72005-05-12 22:48:09 +000097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenk9dd41a72005-05-12 22:48:09 +000099
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_NS16550_CLK 14745600
wdenk9dd41a72005-05-12 22:48:09 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_UART_BASE 0xE0000000
103#define CONFIG_SYS_UART_SIZE 0x10000
wdenk9dd41a72005-05-12 22:48:09 +0000104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_UART_BASE + 0x8000)
wdenk9dd41a72005-05-12 22:48:09 +0000106
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200107
108/* pass open firmware flat tree */
109#define CONFIG_OF_LIBFDT 1
110#define CONFIG_OF_BOARD_SETUP 1
111
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200112#define OF_TBCLK (bd->bi_busfreq / 4)
113#define OF_STDOUT_PATH "/soc@f0000000/serial8250@e0008000"
114
115
wdenk9dd41a72005-05-12 22:48:09 +0000116/*
117 * select ethernet configuration
118 *
119 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
120 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
121 * for FCC)
122 *
123 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -0500124 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk9dd41a72005-05-12 22:48:09 +0000125 */
126#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
127#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
128#undef CONFIG_ETHER_NONE /* define if ether on something else */
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200129#define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
130#define CONFIG_ETHER_ON_FCC1
131#define FCC_ENET
wdenk9dd41a72005-05-12 22:48:09 +0000132
133/*
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200134 * - Rx-CLK is CLK10
135 * - Tx-CLK is CLK9
wdenk9dd41a72005-05-12 22:48:09 +0000136 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
137 * - Enable Full Duplex in FSMR
138 */
Mike Frysingerd4590da2011-10-17 05:38:58 +0000139# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
140# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK10|CMXFCR_TF1CS_CLK9)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141# define CONFIG_SYS_CPMFCR_RAMTYPE 0
142# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenk9dd41a72005-05-12 22:48:09 +0000143
144
145/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
146#define CONFIG_8260_CLKIN 66666666 /* in Hz */
147
148#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk9dd41a72005-05-12 22:48:09 +0000150
151#undef CONFIG_WATCHDOG /* watchdog disabled */
152
153#define CONFIG_TIMESTAMP /* Print image info with timestamp */
154
Jon Loeliger7be044e2007-07-09 21:24:19 -0500155/*
156 * BOOTP options
157 */
158#define CONFIG_BOOTP_SUBNETMASK
159#define CONFIG_BOOTP_GATEWAY
160#define CONFIG_BOOTP_HOSTNAME
161#define CONFIG_BOOTP_BOOTPATH
162#define CONFIG_BOOTP_BOOTFILESIZE
wdenk9dd41a72005-05-12 22:48:09 +0000163
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200164#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenk9dd41a72005-05-12 22:48:09 +0000166
Jon Loeliger348f2582007-07-08 13:46:18 -0500167/*
168 * Command line configuration.
169 */
170#include <config_cmd_default.h>
171
172#define CONFIG_CMD_DHCP
173#define CONFIG_CMD_NFS
174#define CONFIG_CMD_NAND
175#define CONFIG_CMD_I2C
176#define CONFIG_CMD_SNTP
177
wdenk9dd41a72005-05-12 22:48:09 +0000178
179/*
180 * Miscellaneous configurable options
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger348f2582007-07-08 13:46:18 -0500183#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk9dd41a72005-05-12 22:48:09 +0000185#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk9dd41a72005-05-12 22:48:09 +0000187#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
189#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
190#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk9dd41a72005-05-12 22:48:09 +0000191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
193#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk9dd41a72005-05-12 22:48:09 +0000194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk9dd41a72005-05-12 22:48:09 +0000196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
wdenk9dd41a72005-05-12 22:48:09 +0000198
199/*
200 * For booting Linux, the board info and command line data
201 * have to be in the first 8 MB of memory, since this is
202 * the maximum mapped by the Linux kernel during initialization.
203 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk9dd41a72005-05-12 22:48:09 +0000205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200207#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_BANKS_LIST { 0xFF800000 }
Stefan Roeseca5def32010-08-31 10:00:10 +0200209#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenk9dd41a72005-05-12 22:48:09 +0000210/* What should the base address of the main FLASH be and how big is
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200211 * it (in MBytes)? This must contain CONFIG_SYS_TEXT_BASE from board/ids8247/config.mk
wdenk9dd41a72005-05-12 22:48:09 +0000212 * The main FLASH is whichever is connected to *CS0.
213 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_FLASH0_BASE 0xFFF00000
215#define CONFIG_SYS_FLASH0_SIZE 8
wdenk9dd41a72005-05-12 22:48:09 +0000216
217/* Flash bank size (for preliminary settings)
218 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
wdenk9dd41a72005-05-12 22:48:09 +0000220
221/*-----------------------------------------------------------------------
222 * FLASH organization
223 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenk9dd41a72005-05-12 22:48:09 +0000225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
227#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk9dd41a72005-05-12 22:48:09 +0000228
229/* Environment in flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200230#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x60000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200232#define CONFIG_ENV_SIZE 0x20000
233#define CONFIG_ENV_SECT_SIZE 0x20000
wdenk9dd41a72005-05-12 22:48:09 +0000234
235/*-----------------------------------------------------------------------
236 * NAND-FLASH stuff
237 *-----------------------------------------------------------------------
238 */
Jon Loeliger348f2582007-07-08 13:46:18 -0500239#if defined(CONFIG_CMD_NAND)
wdenk9dd41a72005-05-12 22:48:09 +0000240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_NAND0_BASE 0xE1000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
wdenk9dd41a72005-05-12 22:48:09 +0000243
Jon Loeliger11799432007-07-10 09:02:57 -0500244#endif /* CONFIG_CMD_NAND */
wdenk9dd41a72005-05-12 22:48:09 +0000245
246/*-----------------------------------------------------------------------
247 * Hard Reset Configuration Words
248 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenk9dd41a72005-05-12 22:48:09 +0000250 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenk9dd41a72005-05-12 22:48:09 +0000252 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_BMS | HRCW_ISB100 | HRCW_APPC10 | HRCW_MODCK_H1000)
wdenk9dd41a72005-05-12 22:48:09 +0000254
255/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_HRCW_SLAVE1 0
257#define CONFIG_SYS_HRCW_SLAVE2 0
258#define CONFIG_SYS_HRCW_SLAVE3 0
259#define CONFIG_SYS_HRCW_SLAVE4 0
260#define CONFIG_SYS_HRCW_SLAVE5 0
261#define CONFIG_SYS_HRCW_SLAVE6 0
262#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk9dd41a72005-05-12 22:48:09 +0000263
264/*-----------------------------------------------------------------------
265 * Internal Memory Mapped Register
266 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_IMMR 0xF0000000
wdenk9dd41a72005-05-12 22:48:09 +0000268
269/*-----------------------------------------------------------------------
270 * Definitions for initial stack pointer and data area (in DPRAM)
271 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200273#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200274#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk9dd41a72005-05-12 22:48:09 +0000276
277/*-----------------------------------------------------------------------
278 * Start addresses for the final memory configuration
279 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk9dd41a72005-05-12 22:48:09 +0000281 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE
wdenk9dd41a72005-05-12 22:48:09 +0000283 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_SDRAM_BASE 0x00000000
285#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200286#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
288#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenk9dd41a72005-05-12 22:48:09 +0000289
wdenk9dd41a72005-05-12 22:48:09 +0000290/*-----------------------------------------------------------------------
291 * Cache Configuration
292 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger348f2582007-07-08 13:46:18 -0500294#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk9dd41a72005-05-12 22:48:09 +0000296#endif
297
298/*-----------------------------------------------------------------------
299 * HIDx - Hardware Implementation-dependent Registers 2-11
300 *-----------------------------------------------------------------------
301 * HID0 also contains cache control - initially enable both caches and
302 * invalidate contents, then the final state leaves only the instruction
303 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
304 * but Soft reset does not.
305 *
306 * HID1 has only read-only information - nothing to set.
307 */
308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI)
310#define CONFIG_SYS_HID0_FINAL 0
311#define CONFIG_SYS_HID2 0
wdenk9dd41a72005-05-12 22:48:09 +0000312
313/*-----------------------------------------------------------------------
314 * RMR - Reset Mode Register 5-5
315 *-----------------------------------------------------------------------
316 * turn on Checkstop Reset Enable
317 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_RMR 0
wdenk9dd41a72005-05-12 22:48:09 +0000319
320/*-----------------------------------------------------------------------
321 * BCR - Bus Configuration 4-25
322 *-----------------------------------------------------------------------
323 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_BCR 0
wdenk9dd41a72005-05-12 22:48:09 +0000325
326/*-----------------------------------------------------------------------
327 * SIUMCR - SIU Module Configuration 4-31
328 *-----------------------------------------------------------------------
329 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_BCTLC01)
wdenk9dd41a72005-05-12 22:48:09 +0000331
332/*-----------------------------------------------------------------------
333 * SYPCR - System Protection Control 4-35
334 * SYPCR can only be written once after reset!
335 *-----------------------------------------------------------------------
336 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
337 */
338#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk9dd41a72005-05-12 22:48:09 +0000340 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
341#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk9dd41a72005-05-12 22:48:09 +0000343 SYPCR_SWRI|SYPCR_SWP)
344#endif /* CONFIG_WATCHDOG */
345
346/*-----------------------------------------------------------------------
347 * TMCNTSC - Time Counter Status and Control 4-40
348 *-----------------------------------------------------------------------
349 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
350 * and enable Time Counter
351 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenk9dd41a72005-05-12 22:48:09 +0000353
354/*-----------------------------------------------------------------------
355 * PISCR - Periodic Interrupt Status and Control 4-42
356 *-----------------------------------------------------------------------
357 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
358 * Periodic timer
359 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenk9dd41a72005-05-12 22:48:09 +0000361
362/*-----------------------------------------------------------------------
363 * SCCR - System Clock Control 9-8
364 *-----------------------------------------------------------------------
365 * Ensure DFBRG is Divide by 16
366 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_SCCR (0x00000028 | SCCR_DFBRG01)
wdenk9dd41a72005-05-12 22:48:09 +0000368
369/*-----------------------------------------------------------------------
370 * RCCR - RISC Controller Configuration 13-7
371 *-----------------------------------------------------------------------
372 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_RCCR 0
wdenk9dd41a72005-05-12 22:48:09 +0000374
375/*
376 * Init Memory Controller:
377 *
378 * Bank Bus Machine PortSz Device
379 * ---- --- ------- ------ ------
380 * 0 60x GPCM 16 bit FLASH
381 * 1 60x GPCM 8 bit NAND
382 * 2 60x SDRAM 32 bit SDRAM
383 * 3 60x GPCM 8 bit UART
384 *
385 */
386
387#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
388
389/* Minimum mask to separate preliminary
390 * address ranges for CS[0:2]
391 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (32<<20) /* less than 32 MB */
wdenk9dd41a72005-05-12 22:48:09 +0000393
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_MPTPR 0x6600
wdenk9dd41a72005-05-12 22:48:09 +0000395
396/*-----------------------------------------------------------------------------
397 * Address for Mode Register Set (MRS) command
398 *-----------------------------------------------------------------------------
399 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_MRS_OFFS 0x00000110
wdenk9dd41a72005-05-12 22:48:09 +0000401
402
403/* Bank 0 - FLASH
404 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk9dd41a72005-05-12 22:48:09 +0000406 BRx_PS_8 |\
407 BRx_MS_GPCM_P |\
408 BRx_V)
409
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk9dd41a72005-05-12 22:48:09 +0000411 ORxG_SCY_6_CLK )
412
Jon Loeliger348f2582007-07-08 13:46:18 -0500413#if defined(CONFIG_CMD_NAND)
wdenk9dd41a72005-05-12 22:48:09 +0000414/* Bank 1 - NAND Flash
415*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_NAND_BASE CONFIG_SYS_NAND0_BASE
417#define CONFIG_SYS_NAND_SIZE 0x8000
wdenk9dd41a72005-05-12 22:48:09 +0000418
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_OR_TIMING_NAND 0x000036
wdenk9dd41a72005-05-12 22:48:09 +0000420
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_NAND_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
422#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_NAND_SIZE) | CONFIG_SYS_OR_TIMING_NAND )
wdenk9dd41a72005-05-12 22:48:09 +0000423#endif
424
425/* Bank 2 - 60x bus SDRAM
426 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_PSRT 0x20
428#define CONFIG_SYS_LSRT 0x20
wdenk9dd41a72005-05-12 22:48:09 +0000429
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenk9dd41a72005-05-12 22:48:09 +0000431 BRx_PS_32 |\
432 BRx_MS_SDRAM_P |\
433 BRx_V)
434
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2
wdenk9dd41a72005-05-12 22:48:09 +0000436
437
438/* SDRAM initialization values
439*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_OR2 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
wdenk9dd41a72005-05-12 22:48:09 +0000441 ORxS_BPD_4 |\
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200442 ORxS_ROWST_PBI0_A9 |\
wdenk9dd41a72005-05-12 22:48:09 +0000443 ORxS_NUMR_12)
444
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200445#define CONFIG_SYS_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
wdenk9dd41a72005-05-12 22:48:09 +0000446 PSDMR_BSMA_A15_A17 |\
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200447 PSDMR_SDA10_PBI0_A10 |\
wdenk9dd41a72005-05-12 22:48:09 +0000448 PSDMR_RFRC_5_CLK |\
449 PSDMR_PRETOACT_2W |\
450 PSDMR_ACTTORW_2W |\
451 PSDMR_BL |\
452 PSDMR_LDOTOPRE_2C |\
453 PSDMR_WRC_3C |\
454 PSDMR_CL_3)
455
456/* Bank 3 - UART
457*/
458
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_UART_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
460#define CONFIG_SYS_OR3_PRELIM (((-CONFIG_SYS_UART_SIZE) & ORxG_AM_MSK) | ORxG_CSNT | ORxG_SCY_1_CLK | ORxG_TRLX )
wdenk9dd41a72005-05-12 22:48:09 +0000461
462#endif /* __CONFIG_H */