blob: 63ae828768c95c40f0d5ecb257561f9d968369cf [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chin Liang See3eb3e722014-09-12 00:42:17 -05002/*
3 * Copyright (C) 2013-2014 Altera Corporation <www.altera.com>
4 * Copyright (C) 2009-2010, Intel Corporation and its suppliers.
Chin Liang See3eb3e722014-09-12 00:42:17 -05005 */
6
Scott Woodd3963722015-06-26 19:03:26 -05007#ifndef __DENALI_H__
8#define __DENALI_H__
9
Masahiro Yamada350d0522017-11-22 02:38:32 +090010#include <linux/bitops.h>
Masahiro Yamada6ae39002017-11-30 13:45:24 +090011#include <linux/mtd/rawnand.h>
Masahiro Yamada350d0522017-11-22 02:38:32 +090012#include <linux/types.h>
Simon Goldschmidted784ac2019-03-01 20:12:34 +010013#include <reset.h>
Chin Liang See3eb3e722014-09-12 00:42:17 -050014
15#define DEVICE_RESET 0x0
Masahiro Yamada350d0522017-11-22 02:38:32 +090016#define DEVICE_RESET__BANK(bank) BIT(bank)
Chin Liang See3eb3e722014-09-12 00:42:17 -050017
18#define TRANSFER_SPARE_REG 0x10
Masahiro Yamada350d0522017-11-22 02:38:32 +090019#define TRANSFER_SPARE_REG__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050020
21#define LOAD_WAIT_CNT 0x20
Masahiro Yamada350d0522017-11-22 02:38:32 +090022#define LOAD_WAIT_CNT__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050023
24#define PROGRAM_WAIT_CNT 0x30
Masahiro Yamada350d0522017-11-22 02:38:32 +090025#define PROGRAM_WAIT_CNT__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050026
27#define ERASE_WAIT_CNT 0x40
Masahiro Yamada350d0522017-11-22 02:38:32 +090028#define ERASE_WAIT_CNT__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050029
30#define INT_MON_CYCCNT 0x50
Masahiro Yamada350d0522017-11-22 02:38:32 +090031#define INT_MON_CYCCNT__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050032
33#define RB_PIN_ENABLED 0x60
Masahiro Yamada350d0522017-11-22 02:38:32 +090034#define RB_PIN_ENABLED__BANK(bank) BIT(bank)
Chin Liang See3eb3e722014-09-12 00:42:17 -050035
36#define MULTIPLANE_OPERATION 0x70
Masahiro Yamada350d0522017-11-22 02:38:32 +090037#define MULTIPLANE_OPERATION__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050038
39#define MULTIPLANE_READ_ENABLE 0x80
Masahiro Yamada350d0522017-11-22 02:38:32 +090040#define MULTIPLANE_READ_ENABLE__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050041
42#define COPYBACK_DISABLE 0x90
Masahiro Yamada350d0522017-11-22 02:38:32 +090043#define COPYBACK_DISABLE__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050044
45#define CACHE_WRITE_ENABLE 0xa0
Masahiro Yamada350d0522017-11-22 02:38:32 +090046#define CACHE_WRITE_ENABLE__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050047
48#define CACHE_READ_ENABLE 0xb0
Masahiro Yamada350d0522017-11-22 02:38:32 +090049#define CACHE_READ_ENABLE__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050050
51#define PREFETCH_MODE 0xc0
Masahiro Yamada350d0522017-11-22 02:38:32 +090052#define PREFETCH_MODE__PREFETCH_EN BIT(0)
53#define PREFETCH_MODE__PREFETCH_BURST_LENGTH GENMASK(15, 4)
Chin Liang See3eb3e722014-09-12 00:42:17 -050054
55#define CHIP_ENABLE_DONT_CARE 0xd0
Masahiro Yamada350d0522017-11-22 02:38:32 +090056#define CHIP_EN_DONT_CARE__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050057
58#define ECC_ENABLE 0xe0
Masahiro Yamada350d0522017-11-22 02:38:32 +090059#define ECC_ENABLE__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050060
61#define GLOBAL_INT_ENABLE 0xf0
Masahiro Yamada350d0522017-11-22 02:38:32 +090062#define GLOBAL_INT_EN_FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050063
Masahiro Yamada350d0522017-11-22 02:38:32 +090064#define TWHR2_AND_WE_2_RE 0x100
65#define TWHR2_AND_WE_2_RE__WE_2_RE GENMASK(5, 0)
66#define TWHR2_AND_WE_2_RE__TWHR2 GENMASK(13, 8)
Chin Liang See3eb3e722014-09-12 00:42:17 -050067
Masahiro Yamada350d0522017-11-22 02:38:32 +090068#define TCWAW_AND_ADDR_2_DATA 0x110
69/* The width of ADDR_2_DATA is 6 bit for old IP, 7 bit for new IP */
70#define TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA GENMASK(6, 0)
71#define TCWAW_AND_ADDR_2_DATA__TCWAW GENMASK(13, 8)
Chin Liang See3eb3e722014-09-12 00:42:17 -050072
73#define RE_2_WE 0x120
Masahiro Yamada350d0522017-11-22 02:38:32 +090074#define RE_2_WE__VALUE GENMASK(5, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050075
76#define ACC_CLKS 0x130
Masahiro Yamada350d0522017-11-22 02:38:32 +090077#define ACC_CLKS__VALUE GENMASK(3, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050078
79#define NUMBER_OF_PLANES 0x140
Masahiro Yamada350d0522017-11-22 02:38:32 +090080#define NUMBER_OF_PLANES__VALUE GENMASK(2, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050081
82#define PAGES_PER_BLOCK 0x150
Masahiro Yamada350d0522017-11-22 02:38:32 +090083#define PAGES_PER_BLOCK__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050084
85#define DEVICE_WIDTH 0x160
Masahiro Yamada350d0522017-11-22 02:38:32 +090086#define DEVICE_WIDTH__VALUE GENMASK(1, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050087
88#define DEVICE_MAIN_AREA_SIZE 0x170
Masahiro Yamada350d0522017-11-22 02:38:32 +090089#define DEVICE_MAIN_AREA_SIZE__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050090
91#define DEVICE_SPARE_AREA_SIZE 0x180
Masahiro Yamada350d0522017-11-22 02:38:32 +090092#define DEVICE_SPARE_AREA_SIZE__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050093
94#define TWO_ROW_ADDR_CYCLES 0x190
Masahiro Yamada350d0522017-11-22 02:38:32 +090095#define TWO_ROW_ADDR_CYCLES__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050096
97#define MULTIPLANE_ADDR_RESTRICT 0x1a0
Masahiro Yamada350d0522017-11-22 02:38:32 +090098#define MULTIPLANE_ADDR_RESTRICT__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -050099
100#define ECC_CORRECTION 0x1b0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900101#define ECC_CORRECTION__VALUE GENMASK(4, 0)
102#define ECC_CORRECTION__ERASE_THRESHOLD GENMASK(31, 16)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500103
104#define READ_MODE 0x1c0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900105#define READ_MODE__VALUE GENMASK(3, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500106
107#define WRITE_MODE 0x1d0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900108#define WRITE_MODE__VALUE GENMASK(3, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500109
110#define COPYBACK_MODE 0x1e0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900111#define COPYBACK_MODE__VALUE GENMASK(3, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500112
113#define RDWR_EN_LO_CNT 0x1f0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900114#define RDWR_EN_LO_CNT__VALUE GENMASK(4, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500115
116#define RDWR_EN_HI_CNT 0x200
Masahiro Yamada350d0522017-11-22 02:38:32 +0900117#define RDWR_EN_HI_CNT__VALUE GENMASK(4, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500118
119#define MAX_RD_DELAY 0x210
Masahiro Yamada350d0522017-11-22 02:38:32 +0900120#define MAX_RD_DELAY__VALUE GENMASK(3, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500121
122#define CS_SETUP_CNT 0x220
Masahiro Yamada350d0522017-11-22 02:38:32 +0900123#define CS_SETUP_CNT__VALUE GENMASK(4, 0)
124#define CS_SETUP_CNT__TWB GENMASK(17, 12)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500125
126#define SPARE_AREA_SKIP_BYTES 0x230
Masahiro Yamada350d0522017-11-22 02:38:32 +0900127#define SPARE_AREA_SKIP_BYTES__VALUE GENMASK(5, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500128
129#define SPARE_AREA_MARKER 0x240
Masahiro Yamada350d0522017-11-22 02:38:32 +0900130#define SPARE_AREA_MARKER__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500131
132#define DEVICES_CONNECTED 0x250
Masahiro Yamada350d0522017-11-22 02:38:32 +0900133#define DEVICES_CONNECTED__VALUE GENMASK(2, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500134
135#define DIE_MASK 0x260
Masahiro Yamada350d0522017-11-22 02:38:32 +0900136#define DIE_MASK__VALUE GENMASK(7, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500137
138#define FIRST_BLOCK_OF_NEXT_PLANE 0x270
Masahiro Yamada350d0522017-11-22 02:38:32 +0900139#define FIRST_BLOCK_OF_NEXT_PLANE__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500140
141#define WRITE_PROTECT 0x280
Masahiro Yamada350d0522017-11-22 02:38:32 +0900142#define WRITE_PROTECT__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500143
144#define RE_2_RE 0x290
Masahiro Yamada350d0522017-11-22 02:38:32 +0900145#define RE_2_RE__VALUE GENMASK(5, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500146
147#define MANUFACTURER_ID 0x300
Masahiro Yamada350d0522017-11-22 02:38:32 +0900148#define MANUFACTURER_ID__VALUE GENMASK(7, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500149
150#define DEVICE_ID 0x310
Masahiro Yamada350d0522017-11-22 02:38:32 +0900151#define DEVICE_ID__VALUE GENMASK(7, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500152
153#define DEVICE_PARAM_0 0x320
Masahiro Yamada350d0522017-11-22 02:38:32 +0900154#define DEVICE_PARAM_0__VALUE GENMASK(7, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500155
156#define DEVICE_PARAM_1 0x330
Masahiro Yamada350d0522017-11-22 02:38:32 +0900157#define DEVICE_PARAM_1__VALUE GENMASK(7, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500158
159#define DEVICE_PARAM_2 0x340
Masahiro Yamada350d0522017-11-22 02:38:32 +0900160#define DEVICE_PARAM_2__VALUE GENMASK(7, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500161
162#define LOGICAL_PAGE_DATA_SIZE 0x350
Masahiro Yamada350d0522017-11-22 02:38:32 +0900163#define LOGICAL_PAGE_DATA_SIZE__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500164
165#define LOGICAL_PAGE_SPARE_SIZE 0x360
Masahiro Yamada350d0522017-11-22 02:38:32 +0900166#define LOGICAL_PAGE_SPARE_SIZE__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500167
168#define REVISION 0x370
Masahiro Yamada350d0522017-11-22 02:38:32 +0900169#define REVISION__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500170
171#define ONFI_DEVICE_FEATURES 0x380
Masahiro Yamada350d0522017-11-22 02:38:32 +0900172#define ONFI_DEVICE_FEATURES__VALUE GENMASK(5, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500173
174#define ONFI_OPTIONAL_COMMANDS 0x390
Masahiro Yamada350d0522017-11-22 02:38:32 +0900175#define ONFI_OPTIONAL_COMMANDS__VALUE GENMASK(5, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500176
177#define ONFI_TIMING_MODE 0x3a0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900178#define ONFI_TIMING_MODE__VALUE GENMASK(5, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500179
180#define ONFI_PGM_CACHE_TIMING_MODE 0x3b0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900181#define ONFI_PGM_CACHE_TIMING_MODE__VALUE GENMASK(5, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500182
183#define ONFI_DEVICE_NO_OF_LUNS 0x3c0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900184#define ONFI_DEVICE_NO_OF_LUNS__NO_OF_LUNS GENMASK(7, 0)
185#define ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE BIT(8)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500186
187#define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L 0x3d0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900188#define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500189
190#define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U 0x3e0
Masahiro Yamada350d0522017-11-22 02:38:32 +0900191#define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500192
Masahiro Yamada350d0522017-11-22 02:38:32 +0900193#define FEATURES 0x3f0
194#define FEATURES__N_BANKS GENMASK(1, 0)
195#define FEATURES__ECC_MAX_ERR GENMASK(5, 2)
196#define FEATURES__DMA BIT(6)
197#define FEATURES__CMD_DMA BIT(7)
198#define FEATURES__PARTITION BIT(8)
199#define FEATURES__XDMA_SIDEBAND BIT(9)
200#define FEATURES__GPREG BIT(10)
201#define FEATURES__INDEX_ADDR BIT(11)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500202
203#define TRANSFER_MODE 0x400
Masahiro Yamada350d0522017-11-22 02:38:32 +0900204#define TRANSFER_MODE__VALUE GENMASK(1, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500205
Masahiro Yamada350d0522017-11-22 02:38:32 +0900206#define INTR_STATUS(bank) (0x410 + (bank) * 0x50)
207#define INTR_EN(bank) (0x420 + (bank) * 0x50)
208/* bit[1:0] is used differently depending on IP version */
209#define INTR__ECC_UNCOR_ERR BIT(0) /* new IP */
210#define INTR__ECC_TRANSACTION_DONE BIT(0) /* old IP */
211#define INTR__ECC_ERR BIT(1) /* old IP */
212#define INTR__DMA_CMD_COMP BIT(2)
213#define INTR__TIME_OUT BIT(3)
214#define INTR__PROGRAM_FAIL BIT(4)
215#define INTR__ERASE_FAIL BIT(5)
216#define INTR__LOAD_COMP BIT(6)
217#define INTR__PROGRAM_COMP BIT(7)
218#define INTR__ERASE_COMP BIT(8)
219#define INTR__PIPE_CPYBCK_CMD_COMP BIT(9)
220#define INTR__LOCKED_BLK BIT(10)
221#define INTR__UNSUP_CMD BIT(11)
222#define INTR__INT_ACT BIT(12)
223#define INTR__RST_COMP BIT(13)
224#define INTR__PIPE_CMD_ERR BIT(14)
225#define INTR__PAGE_XFER_INC BIT(15)
226#define INTR__ERASED_PAGE BIT(16)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500227
Masahiro Yamada350d0522017-11-22 02:38:32 +0900228#define PAGE_CNT(bank) (0x430 + (bank) * 0x50)
229#define ERR_PAGE_ADDR(bank) (0x440 + (bank) * 0x50)
230#define ERR_BLOCK_ADDR(bank) (0x450 + (bank) * 0x50)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500231
232#define ECC_THRESHOLD 0x600
Masahiro Yamada350d0522017-11-22 02:38:32 +0900233#define ECC_THRESHOLD__VALUE GENMASK(9, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500234
235#define ECC_ERROR_BLOCK_ADDRESS 0x610
Masahiro Yamada350d0522017-11-22 02:38:32 +0900236#define ECC_ERROR_BLOCK_ADDRESS__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500237
238#define ECC_ERROR_PAGE_ADDRESS 0x620
Masahiro Yamada350d0522017-11-22 02:38:32 +0900239#define ECC_ERROR_PAGE_ADDRESS__VALUE GENMASK(11, 0)
240#define ECC_ERROR_PAGE_ADDRESS__BANK GENMASK(15, 12)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500241
242#define ECC_ERROR_ADDRESS 0x630
Masahiro Yamada350d0522017-11-22 02:38:32 +0900243#define ECC_ERROR_ADDRESS__OFFSET GENMASK(11, 0)
244#define ECC_ERROR_ADDRESS__SECTOR GENMASK(15, 12)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500245
246#define ERR_CORRECTION_INFO 0x640
Masahiro Yamada350d0522017-11-22 02:38:32 +0900247#define ERR_CORRECTION_INFO__BYTE GENMASK(7, 0)
248#define ERR_CORRECTION_INFO__DEVICE GENMASK(11, 8)
249#define ERR_CORRECTION_INFO__UNCOR BIT(14)
250#define ERR_CORRECTION_INFO__LAST_ERR BIT(15)
251
252#define ECC_COR_INFO(bank) (0x650 + (bank) / 2 * 0x10)
253#define ECC_COR_INFO__SHIFT(bank) ((bank) % 2 * 8)
254#define ECC_COR_INFO__MAX_ERRORS GENMASK(6, 0)
255#define ECC_COR_INFO__UNCOR_ERR BIT(7)
256
257#define CFG_DATA_BLOCK_SIZE 0x6b0
258
259#define CFG_LAST_DATA_BLOCK_SIZE 0x6c0
260
261#define CFG_NUM_DATA_BLOCKS 0x6d0
262
263#define CFG_META_DATA_SIZE 0x6e0
Chin Liang See3eb3e722014-09-12 00:42:17 -0500264
265#define DMA_ENABLE 0x700
Masahiro Yamada350d0522017-11-22 02:38:32 +0900266#define DMA_ENABLE__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500267
268#define IGNORE_ECC_DONE 0x710
Masahiro Yamada350d0522017-11-22 02:38:32 +0900269#define IGNORE_ECC_DONE__FLAG BIT(0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500270
271#define DMA_INTR 0x720
Chin Liang See3eb3e722014-09-12 00:42:17 -0500272#define DMA_INTR_EN 0x730
Masahiro Yamada350d0522017-11-22 02:38:32 +0900273#define DMA_INTR__TARGET_ERROR BIT(0)
274#define DMA_INTR__DESC_COMP_CHANNEL0 BIT(1)
275#define DMA_INTR__DESC_COMP_CHANNEL1 BIT(2)
276#define DMA_INTR__DESC_COMP_CHANNEL2 BIT(3)
277#define DMA_INTR__DESC_COMP_CHANNEL3 BIT(4)
278#define DMA_INTR__MEMCOPY_DESC_COMP BIT(5)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500279
280#define TARGET_ERR_ADDR_LO 0x740
Masahiro Yamada350d0522017-11-22 02:38:32 +0900281#define TARGET_ERR_ADDR_LO__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500282
283#define TARGET_ERR_ADDR_HI 0x750
Masahiro Yamada350d0522017-11-22 02:38:32 +0900284#define TARGET_ERR_ADDR_HI__VALUE GENMASK(15, 0)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500285
286#define CHNL_ACTIVE 0x760
Masahiro Yamada350d0522017-11-22 02:38:32 +0900287#define CHNL_ACTIVE__CHANNEL0 BIT(0)
288#define CHNL_ACTIVE__CHANNEL1 BIT(1)
289#define CHNL_ACTIVE__CHANNEL2 BIT(2)
290#define CHNL_ACTIVE__CHANNEL3 BIT(3)
Chin Liang See3eb3e722014-09-12 00:42:17 -0500291
Masahiro Yamada350d0522017-11-22 02:38:32 +0900292struct udevice;
Chin Liang See3eb3e722014-09-12 00:42:17 -0500293
294struct denali_nand_info {
Masahiro Yamada65e41452014-11-13 20:31:50 +0900295 struct nand_chip nand;
Masahiro Yamada8ccfbfb2018-12-19 20:03:18 +0900296 unsigned long clk_rate; /* core clock rate */
Masahiro Yamadaa89b9bc2017-10-14 02:21:18 +0900297 unsigned long clk_x_rate; /* bus interface clock rate */
Masahiro Yamada350d0522017-11-22 02:38:32 +0900298 int active_bank; /* currently selected bank */
299 struct udevice *dev;
Chin Liang See3eb3e722014-09-12 00:42:17 -0500300 uint32_t page;
Masahiro Yamada350d0522017-11-22 02:38:32 +0900301 void __iomem *reg; /* Register Interface */
302 void __iomem *host; /* Host Data/Command Interface */
303 u32 irq_mask; /* interrupts we are waiting for */
304 u32 irq_status; /* interrupts that have happened */
Chin Liang See3eb3e722014-09-12 00:42:17 -0500305 int irq;
Masahiro Yamada350d0522017-11-22 02:38:32 +0900306 void *buf; /* for syndrome layout conversion */
307 dma_addr_t dma_addr;
308 int dma_avail; /* can support DMA? */
309 int devs_per_cs; /* devices connected in parallel */
310 int oob_skip_bytes; /* number of bytes reserved for BBM */
311 int max_banks;
312 unsigned int revision; /* IP revision */
313 unsigned int caps; /* IP capability (or quirk) */
314 const struct nand_ecc_caps *ecc_caps;
315 u32 (*host_read)(struct denali_nand_info *denali, u32 addr);
316 void (*host_write)(struct denali_nand_info *denali, u32 addr, u32 data);
317 void (*setup_dma)(struct denali_nand_info *denali, dma_addr_t dma_addr,
318 int page, int write);
Simon Goldschmidted784ac2019-03-01 20:12:34 +0100319 struct reset_ctl_bulk resets;
Chin Liang See3eb3e722014-09-12 00:42:17 -0500320};
321
Masahiro Yamada6c71b6f2017-09-15 21:43:19 +0900322#define DENALI_CAP_HW_ECC_FIXUP BIT(0)
323#define DENALI_CAP_DMA_64BIT BIT(1)
324
Masahiro Yamada350d0522017-11-22 02:38:32 +0900325int denali_calc_ecc_bytes(int step_size, int strength);
Masahiro Yamada1d9654d2017-08-26 01:12:31 +0900326int denali_init(struct denali_nand_info *denali);
327
Scott Woodd3963722015-06-26 19:03:26 -0500328#endif /* __DENALI_H__ */