blob: 39459ded28fc28ddb92b3dd310c2668f0539ff15 [file] [log] [blame]
Andy Fleming67431052007-04-23 02:54:25 -05001/*
Kumar Gala5f7bbd12011-01-04 18:01:49 -06002 * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
Andy Fleming67431052007-04-23 02:54:25 -05003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Andy Fleming67431052007-04-23 02:54:25 -05005 */
6
7/*
8 * mpc8568mds board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
York Sun9ae14ca2015-08-18 12:35:52 -070013#define CONFIG_DISPLAY_BOARDINFO
14
Andy Fleming67431052007-04-23 02:54:25 -050015/* High Level Configuration Options */
16#define CONFIG_BOOKE 1 /* BOOKE */
Andy Flemingda9d4612007-08-14 00:14:25 -050017#define CONFIG_E500 1 /* BOOKE e500 family */
Andy Fleming67431052007-04-23 02:54:25 -050018#define CONFIG_MPC8568 1 /* MPC8568 specific */
19#define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */
20
Wolfgang Denk2ae18242010-10-06 09:05:45 +020021#define CONFIG_SYS_TEXT_BASE 0xfff80000
22
Kumar Gala5f7bbd12011-01-04 18:01:49 -060023#define CONFIG_SYS_SRIO
24#define CONFIG_SRIO1 /* SRIO port 1 */
25
Haiying Wang1563f562007-11-14 15:52:06 -050026#define CONFIG_PCI 1 /* Enable PCI/PCIE */
27#define CONFIG_PCI1 1 /* PCI controller */
28#define CONFIG_PCIE1 1 /* PCIE controller */
29#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000030#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060031#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050032#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020033#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Flemingb96c83d2007-08-15 20:03:34 -050034#define CONFIG_QE /* Enable QE */
Andy Fleming67431052007-04-23 02:54:25 -050035#define CONFIG_ENV_OVERWRITE
Kumar Gala4d3521c2008-01-16 09:15:29 -060036#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Andy Fleming67431052007-04-23 02:54:25 -050037
Andy Fleming67431052007-04-23 02:54:25 -050038#ifndef __ASSEMBLY__
39extern unsigned long get_clock_freq(void);
40#endif /*Replace a call to get_clock_freq (after it is implemented)*/
41#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
42
43/*
44 * These can be toggled for performance analysis, otherwise use default.
45 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020046#define CONFIG_L2_CACHE /* toggle L2 cache */
Haiying Wang7a1ac412007-08-23 15:20:54 -040047#define CONFIG_BTB /* toggle branch predition */
Andy Fleming67431052007-04-23 02:54:25 -050048
49/*
50 * Only possible on E500 Version 2 or newer cores.
51 */
52#define CONFIG_ENABLE_36BIT_PHYS 1
53
Andy Fleming67431052007-04-23 02:54:25 -050054#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
57#define CONFIG_SYS_MEMTEST_END 0x00400000
Andy Fleming67431052007-04-23 02:54:25 -050058
Timur Tabie46fedf2011-08-04 18:03:41 -050059#define CONFIG_SYS_CCSRBAR 0xe0000000
60#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Andy Fleming67431052007-04-23 02:54:25 -050061
Jon Loeligere6f5b352008-03-18 13:51:05 -050062/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070063#define CONFIG_SYS_FSL_DDR2
Jon Loeligere6f5b352008-03-18 13:51:05 -050064#undef CONFIG_FSL_DDR_INTERACTIVE
65#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
66#define CONFIG_DDR_SPD
Dave Liu9b0ad1b2008-10-28 17:53:38 +080067#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere6f5b352008-03-18 13:51:05 -050068
69#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
70
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
72#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Andy Fleming67431052007-04-23 02:54:25 -050073
Jon Loeligere6f5b352008-03-18 13:51:05 -050074#define CONFIG_NUM_DDR_CONTROLLERS 1
75#define CONFIG_DIMM_SLOTS_PER_CTLR 1
76#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Andy Fleming67431052007-04-23 02:54:25 -050077
Jon Loeligere6f5b352008-03-18 13:51:05 -050078/* I2C addresses of SPD EEPROMs */
79#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
80
81/* Make sure required options are set */
Andy Fleming67431052007-04-23 02:54:25 -050082#ifndef CONFIG_SPD_EEPROM
83#error ("CONFIG_SPD_EEPROM is required")
84#endif
85
86#undef CONFIG_CLOCKS_IN_MHZ
87
Andy Fleming67431052007-04-23 02:54:25 -050088/*
89 * Local Bus Definitions
90 */
91
92/*
93 * FLASH on the Local Bus
94 * Two banks, 8M each, using the CFI driver.
95 * Boot from BR0/OR0 bank at 0xff00_0000
96 * Alternate BR1/OR1 bank at 0xff80_0000
97 *
98 * BR0, BR1:
99 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
100 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
101 * Port Size = 16 bits = BRx[19:20] = 10
102 * Use GPCM = BRx[24:26] = 000
103 * Valid = BRx[31] = 1
104 *
105 * 0 4 8 12 16 20 24 28
106 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
107 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
108 *
109 * OR0, OR1:
110 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
111 * Reserved ORx[17:18] = 11, confusion here?
112 * CSNT = ORx[20] = 1
113 * ACS = half cycle delay = ORx[21:22] = 11
114 * SCY = 6 = ORx[24:27] = 0110
115 * TRLX = use relaxed timing = ORx[29] = 1
116 * EAD = use external address latch delay = OR[31] = 1
117 *
118 * 0 4 8 12 16 20 24 28
119 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
120 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_BCSR_BASE 0xf8000000
Andy Fleming67431052007-04-23 02:54:25 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
Andy Fleming67431052007-04-23 02:54:25 -0500124
125/*Chip select 0 - Flash*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_BR0_PRELIM 0xfe001001
127#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
Andy Fleming67431052007-04-23 02:54:25 -0500128
129/*Chip slelect 1 - BCSR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_BR1_PRELIM 0xf8000801
131#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133/*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
134#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
135#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
136#undef CONFIG_SYS_FLASH_CHECKSUM
137#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
138#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Andy Fleming67431052007-04-23 02:54:25 -0500139
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200140#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Andy Fleming67431052007-04-23 02:54:25 -0500141
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200142#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_FLASH_CFI
144#define CONFIG_SYS_FLASH_EMPTY_INFO
Andy Fleming67431052007-04-23 02:54:25 -0500145
Andy Fleming67431052007-04-23 02:54:25 -0500146/*
147 * SDRAM on the LocalBus
148 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
150#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Andy Fleming67431052007-04-23 02:54:25 -0500151
Andy Fleming67431052007-04-23 02:54:25 -0500152/*Chip select 2 - SDRAM*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_BR2_PRELIM 0xf0001861
154#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Andy Fleming67431052007-04-23 02:54:25 -0500155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
157#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
158#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
159#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Andy Fleming67431052007-04-23 02:54:25 -0500160
161/*
Andy Fleming67431052007-04-23 02:54:25 -0500162 * Common settings for all Local Bus SDRAM commands.
163 * At run time, either BSMA1516 (for CPU 1.1)
164 * or BSMA1617 (for CPU 1.0) (old)
165 * is OR'ed in too.
166 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500167#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
168 | LSDMR_PRETOACT7 \
169 | LSDMR_ACTTORW7 \
170 | LSDMR_BL8 \
171 | LSDMR_WRC4 \
172 | LSDMR_CL3 \
173 | LSDMR_RFEN \
Andy Fleming67431052007-04-23 02:54:25 -0500174 )
175
176/*
177 * The bcsr registers are connected to CS3 on MDS.
178 * The new memory map places bcsr at 0xf8000000.
179 *
180 * For BR3, need:
181 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
182 * port-size = 8-bits = BR[19:20] = 01
183 * no parity checking = BR[21:22] = 00
184 * GPMC for MSEL = BR[24:26] = 000
185 * Valid = BR[31] = 1
186 *
187 * 0 4 8 12 16 20 24 28
188 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
189 *
190 * For OR3, need:
191 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
192 * disable buffer ctrl OR[19] = 0
193 * CSNT OR[20] = 1
194 * ACS OR[21:22] = 11
195 * XACS OR[23] = 1
196 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
197 * SETA OR[28] = 0
198 * TRLX OR[29] = 1
199 * EHTR OR[30] = 1
200 * EAD extra time OR[31] = 1
201 *
202 * 0 4 8 12 16 20 24 28
203 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_BCSR (0xf8000000)
Andy Fleming67431052007-04-23 02:54:25 -0500206
207/*Chip slelect 4 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_BR4_PRELIM 0xf8008801
209#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500210
211/*Chip select 5 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_BR5_PRELIM 0xf8010801
213#define CONFIG_SYS_OR5_PRELIM 0xffff69f7
Andy Fleming67431052007-04-23 02:54:25 -0500214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_INIT_RAM_LOCK 1
216#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200217#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Andy Fleming67431052007-04-23 02:54:25 -0500218
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200219#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andy Fleming67431052007-04-23 02:54:25 -0500221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
223#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Andy Fleming67431052007-04-23 02:54:25 -0500224
225/* Serial Port */
226#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_NS16550_SERIAL
228#define CONFIG_SYS_NS16550_REG_SIZE 1
229#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andy Fleming67431052007-04-23 02:54:25 -0500230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_BAUDRATE_TABLE \
Andy Fleming67431052007-04-23 02:54:25 -0500232 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
235#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Andy Fleming67431052007-04-23 02:54:25 -0500236
Andy Fleming67431052007-04-23 02:54:25 -0500237/*
238 * I2C
239 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200240#define CONFIG_SYS_I2C
241#define CONFIG_SYS_I2C_FSL
242#define CONFIG_SYS_FSL_I2C_SPEED 400000
243#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
244#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
245#define CONFIG_SYS_FSL_I2C2_SPEED 400000
246#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
247#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
248#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Andy Fleming67431052007-04-23 02:54:25 -0500250
251/*
252 * General PCI
253 * Memory Addresses are mapped 1-1. I/O is mapped from 0
254 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600255#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600256#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600257#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600259#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600260#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
262#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500263
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600264#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600265#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600266#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600267#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600269#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600270#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
272#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500273
Kumar Gala5f7bbd12011-01-04 18:01:49 -0600274#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
275#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
276#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
277#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Andy Fleming67431052007-04-23 02:54:25 -0500278
Andy Flemingda9d4612007-08-14 00:14:25 -0500279#ifdef CONFIG_QE
280/*
281 * QE UEC ethernet configuration
282 */
283#define CONFIG_UEC_ETH
284#ifndef CONFIG_TSEC_ENET
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500285#define CONFIG_ETHPRIME "UEC0"
Andy Flemingda9d4612007-08-14 00:14:25 -0500286#endif
287#define CONFIG_PHY_MODE_NEED_CHANGE
288#define CONFIG_eTSEC_MDIO_BUS
289
290#ifdef CONFIG_eTSEC_MDIO_BUS
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200291#define CONFIG_MIIM_ADDRESS 0xE0024520
Andy Flemingda9d4612007-08-14 00:14:25 -0500292#endif
293
294#define CONFIG_UEC_ETH1 /* GETH1 */
295
296#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
298#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
299#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
300#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
301#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500302#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100303#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500304#endif
305
306#define CONFIG_UEC_ETH2 /* GETH2 */
307
308#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
310#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
311#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
312#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
313#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500314#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100315#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500316#endif
317#endif /* CONFIG_QE */
318
Haiying Wangf30ad492007-11-19 10:02:13 -0500319#if defined(CONFIG_PCI)
320
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200321#define CONFIG_PCI_PNP /* do pci plug-and-play */
Haiying Wangf30ad492007-11-19 10:02:13 -0500322
Andy Fleming67431052007-04-23 02:54:25 -0500323#undef CONFIG_EEPRO100
324#undef CONFIG_TULIP
325
326#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Andy Fleming67431052007-04-23 02:54:25 -0500328
329#endif /* CONFIG_PCI */
330
Andy Flemingda9d4612007-08-14 00:14:25 -0500331#if defined(CONFIG_TSEC_ENET)
332
Andy Fleming67431052007-04-23 02:54:25 -0500333#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500334#define CONFIG_TSEC1 1
335#define CONFIG_TSEC1_NAME "eTSEC0"
336#define CONFIG_TSEC2 1
337#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming67431052007-04-23 02:54:25 -0500338
339#define TSEC1_PHY_ADDR 2
340#define TSEC2_PHY_ADDR 3
341
342#define TSEC1_PHYIDX 0
343#define TSEC2_PHYIDX 0
344
Andy Fleming3a790132007-08-15 20:03:25 -0500345#define TSEC1_FLAGS TSEC_GIGABIT
346#define TSEC2_FLAGS TSEC_GIGABIT
347
Andy Flemingb96c83d2007-08-15 20:03:34 -0500348/* Options are: eTSEC[0-1] */
Andy Fleming67431052007-04-23 02:54:25 -0500349#define CONFIG_ETHPRIME "eTSEC0"
350
351#endif /* CONFIG_TSEC_ENET */
352
353/*
354 * Environment
355 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200356#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200358#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
359#define CONFIG_ENV_SIZE 0x2000
Andy Fleming67431052007-04-23 02:54:25 -0500360
361#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Andy Fleming67431052007-04-23 02:54:25 -0500363
Jon Loeliger2835e512007-06-13 13:22:08 -0500364/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500365 * BOOTP options
366 */
367#define CONFIG_BOOTP_BOOTFILESIZE
368#define CONFIG_BOOTP_BOOTPATH
369#define CONFIG_BOOTP_GATEWAY
370#define CONFIG_BOOTP_HOSTNAME
371
Jon Loeliger079a1362007-07-10 10:12:10 -0500372/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500373 * Command line configuration.
374 */
Kumar Gala1c9aa762008-09-22 23:40:42 -0500375#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500376#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500377
Andy Fleming67431052007-04-23 02:54:25 -0500378#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500379 #define CONFIG_CMD_PCI
Andy Fleming67431052007-04-23 02:54:25 -0500380#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500381
Andy Fleming67431052007-04-23 02:54:25 -0500382#undef CONFIG_WATCHDOG /* watchdog disabled */
383
384/*
385 * Miscellaneous configurable options
386 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500388#define CONFIG_CMDLINE_EDITING /* Command-line editing */
389#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500391#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Andy Fleming67431052007-04-23 02:54:25 -0500393#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Andy Fleming67431052007-04-23 02:54:25 -0500395#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
397#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
398#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Andy Fleming67431052007-04-23 02:54:25 -0500399
400/*
401 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500402 * have to be in the first 64 MB of memory, since this is
Andy Fleming67431052007-04-23 02:54:25 -0500403 * the maximum mapped by the Linux kernel during initialization.
404 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500405#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
406#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Andy Fleming67431052007-04-23 02:54:25 -0500407
Jon Loeliger2835e512007-06-13 13:22:08 -0500408#if defined(CONFIG_CMD_KGDB)
Andy Fleming67431052007-04-23 02:54:25 -0500409#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Andy Fleming67431052007-04-23 02:54:25 -0500410#endif
411
412/*
413 * Environment Configuration
414 */
415
416/* The mac addresses for all ethernet interface */
Andy Flemingda9d4612007-08-14 00:14:25 -0500417#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
418#define CONFIG_HAS_ETH0
Andy Fleming67431052007-04-23 02:54:25 -0500419#define CONFIG_HAS_ETH1
Andy Fleming67431052007-04-23 02:54:25 -0500420#define CONFIG_HAS_ETH2
Andy Flemingda9d4612007-08-14 00:14:25 -0500421#define CONFIG_HAS_ETH3
Andy Fleming67431052007-04-23 02:54:25 -0500422#endif
423
424#define CONFIG_IPADDR 192.168.1.253
425
426#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000427#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000428#define CONFIG_BOOTFILE "your.uImage"
Andy Fleming67431052007-04-23 02:54:25 -0500429
430#define CONFIG_SERVERIP 192.168.1.1
431#define CONFIG_GATEWAYIP 192.168.1.1
432#define CONFIG_NETMASK 255.255.255.0
433
434#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
435
Andy Fleming67431052007-04-23 02:54:25 -0500436#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
437
438#define CONFIG_BAUDRATE 115200
439
440#define CONFIG_EXTRA_ENV_SETTINGS \
441 "netdev=eth0\0" \
442 "consoledev=ttyS0\0" \
443 "ramdiskaddr=600000\0" \
444 "ramdiskfile=your.ramdisk.u-boot\0" \
445 "fdtaddr=400000\0" \
446 "fdtfile=your.fdt.dtb\0" \
447 "nfsargs=setenv bootargs root=/dev/nfs rw " \
448 "nfsroot=$serverip:$rootpath " \
449 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
450 "console=$consoledev,$baudrate $othbootargs\0" \
451 "ramargs=setenv bootargs root=/dev/ram rw " \
452 "console=$consoledev,$baudrate $othbootargs\0" \
453
Andy Fleming67431052007-04-23 02:54:25 -0500454#define CONFIG_NFSBOOTCOMMAND \
455 "run nfsargs;" \
456 "tftp $loadaddr $bootfile;" \
457 "tftp $fdtaddr $fdtfile;" \
458 "bootm $loadaddr - $fdtaddr"
459
Andy Fleming67431052007-04-23 02:54:25 -0500460#define CONFIG_RAMBOOTCOMMAND \
461 "run ramargs;" \
462 "tftp $ramdiskaddr $ramdiskfile;" \
463 "tftp $loadaddr $bootfile;" \
464 "bootm $loadaddr $ramdiskaddr"
465
466#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
467
468#endif /* __CONFIG_H */