blob: 4e59476fc9974377e754bbcfa7f5aa357dc029ef [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk2262cfe2002-11-18 00:14:45 +00002/*
Graeme Russdbf71152011-04-13 19:43:26 +10003 * (C) Copyright 2008-2011
4 * Graeme Russ, <graeme.russ@gmail.com>
5 *
wdenk2262cfe2002-11-18 00:14:45 +00006 * (C) Copyright 2002
Albert ARIBAUDfa82f872011-08-04 18:45:45 +02007 * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
wdenk8bde7f72003-06-27 21:31:46 +00008 *
wdenk2262cfe2002-11-18 00:14:45 +00009 * (C) Copyright 2002
10 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
11 * Marius Groeger <mgroeger@sysgo.de>
12 *
13 * (C) Copyright 2002
14 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
15 * Alex Zuepke <azu@sysgo.de>
16 *
Bin Meng52f952b2014-11-09 22:18:56 +080017 * Part of this file is adapted from coreboot
18 * src/arch/x86/lib/cpu.c
wdenk2262cfe2002-11-18 00:14:45 +000019 */
20
wdenk2262cfe2002-11-18 00:14:45 +000021#include <common.h>
Simon Glass49a0f8c2019-09-25 08:56:32 -060022#include <acpi_s3.h>
wdenk2262cfe2002-11-18 00:14:45 +000023#include <command.h>
Simon Glass9edefc22019-11-14 12:57:37 -070024#include <cpu_func.h>
Bin Meng6e6f4ce2015-06-17 11:15:36 +080025#include <dm.h>
Simon Glass200182a2014-10-10 08:21:55 -060026#include <errno.h>
27#include <malloc.h>
Bin Mengd8906c12016-06-08 05:07:38 -070028#include <syscon.h>
Bin Menga0609a82018-07-18 21:42:15 -070029#include <asm/acpi.h>
Bin Meng3a34cae2017-04-21 07:24:37 -070030#include <asm/acpi_table.h>
Stefan Reinauer095593c2012-12-02 04:49:50 +000031#include <asm/control_regs.h>
Bin Mengd19c9072016-05-11 07:45:01 -070032#include <asm/coreboot_tables.h>
Simon Glass200182a2014-10-10 08:21:55 -060033#include <asm/cpu.h>
Bin Meng6e6f4ce2015-06-17 11:15:36 +080034#include <asm/lapic.h>
Simon Glasse77b62e2016-03-11 22:07:11 -070035#include <asm/microcode.h>
Bin Meng6e6f4ce2015-06-17 11:15:36 +080036#include <asm/mp.h>
Bin Meng0c2b7ee2016-05-11 07:45:00 -070037#include <asm/mrccache.h>
Bin Meng43dd22f2015-07-06 16:31:30 +080038#include <asm/msr.h>
39#include <asm/mtrr.h>
Simon Glassa49e3c72014-11-12 22:42:26 -070040#include <asm/post.h>
Graeme Russc53fd2b2011-02-12 15:11:30 +110041#include <asm/processor.h>
Graeme Russ0c24c9c2011-02-12 15:11:32 +110042#include <asm/processor-flags.h>
Graeme Russ3f5f18d2008-12-07 10:29:02 +110043#include <asm/interrupt.h>
Bin Meng5e2400e2015-04-24 18:10:04 +080044#include <asm/tables.h>
Gabe Black60a9b6b2011-11-16 23:32:50 +000045#include <linux/compiler.h>
wdenk2262cfe2002-11-18 00:14:45 +000046
Bin Meng52f952b2014-11-09 22:18:56 +080047DECLARE_GLOBAL_DATA_PTR;
48
Bin Meng52f952b2014-11-09 22:18:56 +080049static const char *const x86_vendor_name[] = {
50 [X86_VENDOR_INTEL] = "Intel",
51 [X86_VENDOR_CYRIX] = "Cyrix",
52 [X86_VENDOR_AMD] = "AMD",
53 [X86_VENDOR_UMC] = "UMC",
54 [X86_VENDOR_NEXGEN] = "NexGen",
55 [X86_VENDOR_CENTAUR] = "Centaur",
56 [X86_VENDOR_RISE] = "Rise",
57 [X86_VENDOR_TRANSMETA] = "Transmeta",
58 [X86_VENDOR_NSC] = "NSC",
59 [X86_VENDOR_SIS] = "SiS",
60};
61
Gabe Blackf30fc4d2012-10-20 12:33:10 +000062int __weak x86_cleanup_before_linux(void)
63{
Simon Glass79497032013-04-17 16:13:35 +000064#ifdef CONFIG_BOOTSTAGE_STASH
Simon Glassee2b2432015-03-02 17:04:37 -070065 bootstage_stash((void *)CONFIG_BOOTSTAGE_STASH_ADDR,
Simon Glass79497032013-04-17 16:13:35 +000066 CONFIG_BOOTSTAGE_STASH_SIZE);
67#endif
68
Gabe Blackf30fc4d2012-10-20 12:33:10 +000069 return 0;
70}
71
Graeme Russd6532442011-12-27 22:46:43 +110072int x86_init_cache(void)
73{
74 enable_caches();
75
wdenk2262cfe2002-11-18 00:14:45 +000076 return 0;
77}
Graeme Russd6532442011-12-27 22:46:43 +110078int init_cache(void) __attribute__((weak, alias("x86_init_cache")));
wdenk2262cfe2002-11-18 00:14:45 +000079
Graeme Russ717979f2011-11-08 02:33:13 +000080void flush_cache(unsigned long dummy1, unsigned long dummy2)
wdenk2262cfe2002-11-18 00:14:45 +000081{
82 asm("wbinvd\n");
wdenk2262cfe2002-11-18 00:14:45 +000083}
Graeme Russ3f5f18d2008-12-07 10:29:02 +110084
Stefan Reinauer095593c2012-12-02 04:49:50 +000085/* Define these functions to allow ehch-hcd to function */
86void flush_dcache_range(unsigned long start, unsigned long stop)
87{
88}
89
90void invalidate_dcache_range(unsigned long start, unsigned long stop)
91{
92}
Simon Glass89371402013-02-28 19:26:11 +000093
94void dcache_enable(void)
95{
96 enable_caches();
97}
98
99void dcache_disable(void)
100{
101 disable_caches();
102}
103
104void icache_enable(void)
105{
106}
107
108void icache_disable(void)
109{
110}
111
112int icache_status(void)
113{
114 return 1;
115}
Simon Glass7bddac92014-10-10 08:21:52 -0600116
Bin Meng52f952b2014-11-09 22:18:56 +0800117const char *cpu_vendor_name(int vendor)
118{
119 const char *name;
120 name = "<invalid cpu vendor>";
Heinrich Schuchardt39670c32017-11-20 19:45:56 +0100121 if (vendor < ARRAY_SIZE(x86_vendor_name) &&
122 x86_vendor_name[vendor])
Bin Meng52f952b2014-11-09 22:18:56 +0800123 name = x86_vendor_name[vendor];
124
125 return name;
126}
127
Simon Glass727c1a92014-11-10 18:00:26 -0700128char *cpu_get_name(char *name)
Bin Meng52f952b2014-11-09 22:18:56 +0800129{
Simon Glass727c1a92014-11-10 18:00:26 -0700130 unsigned int *name_as_ints = (unsigned int *)name;
Bin Meng52f952b2014-11-09 22:18:56 +0800131 struct cpuid_result regs;
Simon Glass727c1a92014-11-10 18:00:26 -0700132 char *ptr;
Bin Meng52f952b2014-11-09 22:18:56 +0800133 int i;
134
Simon Glass727c1a92014-11-10 18:00:26 -0700135 /* This bit adds up to 48 bytes */
Bin Meng52f952b2014-11-09 22:18:56 +0800136 for (i = 0; i < 3; i++) {
137 regs = cpuid(0x80000002 + i);
138 name_as_ints[i * 4 + 0] = regs.eax;
139 name_as_ints[i * 4 + 1] = regs.ebx;
140 name_as_ints[i * 4 + 2] = regs.ecx;
141 name_as_ints[i * 4 + 3] = regs.edx;
142 }
Simon Glass727c1a92014-11-10 18:00:26 -0700143 name[CPU_MAX_NAME_LEN - 1] = '\0';
Bin Meng52f952b2014-11-09 22:18:56 +0800144
145 /* Skip leading spaces. */
Simon Glass727c1a92014-11-10 18:00:26 -0700146 ptr = name;
147 while (*ptr == ' ')
148 ptr++;
Bin Meng52f952b2014-11-09 22:18:56 +0800149
Simon Glass727c1a92014-11-10 18:00:26 -0700150 return ptr;
Bin Meng52f952b2014-11-09 22:18:56 +0800151}
152
Simon Glass727c1a92014-11-10 18:00:26 -0700153int default_print_cpuinfo(void)
Simon Glass92cc94a2014-10-10 08:21:54 -0600154{
Bin Meng52f952b2014-11-09 22:18:56 +0800155 printf("CPU: %s, vendor %s, device %xh\n",
156 cpu_has_64bit() ? "x86_64" : "x86",
157 cpu_vendor_name(gd->arch.x86_vendor), gd->arch.x86_device);
Simon Glass92cc94a2014-10-10 08:21:54 -0600158
Bin Mengb7279612017-04-21 07:24:32 -0700159#ifdef CONFIG_HAVE_ACPI_RESUME
160 debug("ACPI previous sleep state: %s\n",
161 acpi_ss_string(gd->arch.prev_sleep_state));
162#endif
163
Simon Glass92cc94a2014-10-10 08:21:54 -0600164 return 0;
165}
Simon Glass200182a2014-10-10 08:21:55 -0600166
Simon Glassa49e3c72014-11-12 22:42:26 -0700167void show_boot_progress(int val)
168{
Simon Glassa49e3c72014-11-12 22:42:26 -0700169 outb(val, POST_PORT);
170}
Bin Meng5e2400e2015-04-24 18:10:04 +0800171
Bin Meng1ab2c012018-06-17 05:57:53 -0700172#if !defined(CONFIG_SYS_COREBOOT) && !defined(CONFIG_EFI_STUB)
Bin Meng1e2f7b92016-05-11 07:44:56 -0700173/*
174 * Implement a weak default function for boards that optionally
175 * need to clean up the system before jumping to the kernel.
176 */
177__weak void board_final_cleanup(void)
178{
179}
180
Bin Meng5e2400e2015-04-24 18:10:04 +0800181int last_stage_init(void)
182{
Bin Meng474a62b2018-07-18 21:42:16 -0700183 struct acpi_fadt __maybe_unused *fadt;
184
Bin Mengbffd7982017-04-21 07:24:41 -0700185 board_final_cleanup();
186
Bin Meng474a62b2018-07-18 21:42:16 -0700187#ifdef CONFIG_HAVE_ACPI_RESUME
188 fadt = acpi_find_fadt();
Bin Meng3a34cae2017-04-21 07:24:37 -0700189
Bin Meng474a62b2018-07-18 21:42:16 -0700190 if (fadt && gd->arch.prev_sleep_state == ACPI_S3)
Bin Meng0f4e2582017-04-21 07:24:44 -0700191 acpi_resume(fadt);
Bin Meng3a34cae2017-04-21 07:24:37 -0700192#endif
193
Bin Meng5e2400e2015-04-24 18:10:04 +0800194 write_tables();
195
Bin Meng474a62b2018-07-18 21:42:16 -0700196#ifdef CONFIG_GENERATE_ACPI_TABLE
197 fadt = acpi_find_fadt();
198
199 /* Don't touch ACPI hardware on HW reduced platforms */
200 if (fadt && !(fadt->flags & ACPI_FADT_HW_REDUCED_ACPI)) {
201 /*
202 * Other than waiting for OSPM to request us to switch to ACPI
203 * mode, do it by ourselves, since SMI will not be triggered.
204 */
205 enter_acpi_mode(fadt->pm1a_cnt_blk);
206 }
207#endif
208
Bin Meng5e2400e2015-04-24 18:10:04 +0800209 return 0;
210}
211#endif
Simon Glassbcb0c612015-04-29 22:26:01 -0600212
Simon Glassafd5d502016-01-17 16:11:28 -0700213static int x86_init_cpus(void)
Simon Glassbcb0c612015-04-29 22:26:01 -0600214{
Bin Meng6e6f4ce2015-06-17 11:15:36 +0800215#ifdef CONFIG_SMP
216 debug("Init additional CPUs\n");
217 x86_mp_init();
Bin Mengc77b8912015-07-22 01:21:12 -0700218#else
219 struct udevice *dev;
220
221 /*
222 * This causes the cpu-x86 driver to be probed.
223 * We don't check return value here as we want to allow boards
224 * which have not been converted to use cpu uclass driver to boot.
225 */
226 uclass_first_device(UCLASS_CPU, &dev);
Bin Meng6e6f4ce2015-06-17 11:15:36 +0800227#endif
228
Simon Glassbcb0c612015-04-29 22:26:01 -0600229 return 0;
230}
231
232int cpu_init_r(void)
233{
Simon Glassac643e02016-01-17 16:11:30 -0700234 struct udevice *dev;
235 int ret;
236
237 if (!ll_boot_init())
238 return 0;
239
240 ret = x86_init_cpus();
241 if (ret)
242 return ret;
243
244 /*
245 * Set up the northbridge, PCH and LPC if available. Note that these
246 * may have had some limited pre-relocation init if they were probed
247 * before relocation, but this is post relocation.
248 */
249 uclass_first_device(UCLASS_NORTHBRIDGE, &dev);
250 uclass_first_device(UCLASS_PCH, &dev);
251 uclass_first_device(UCLASS_LPC, &dev);
Simon Glasse49ccea2015-08-04 12:34:00 -0600252
Bin Mengd8906c12016-06-08 05:07:38 -0700253 /* Set up pin control if available */
254 ret = syscon_get_by_driver_data(X86_SYSCON_PINCONF, &dev);
255 debug("%s, pinctrl=%p, ret=%d\n", __func__, dev, ret);
256
Simon Glasse49ccea2015-08-04 12:34:00 -0600257 return 0;
Simon Glassbcb0c612015-04-29 22:26:01 -0600258}
Bin Meng0c2b7ee2016-05-11 07:45:00 -0700259
260#ifndef CONFIG_EFI_STUB
261int reserve_arch(void)
262{
263#ifdef CONFIG_ENABLE_MRC_CACHE
Bin Mengd19c9072016-05-11 07:45:01 -0700264 mrccache_reserve();
Bin Meng0c2b7ee2016-05-11 07:45:00 -0700265#endif
Bin Mengd19c9072016-05-11 07:45:01 -0700266
267#ifdef CONFIG_SEABIOS
268 high_table_reserve();
269#endif
270
Bin Meng5ae5aa92017-04-21 07:24:47 -0700271#ifdef CONFIG_HAVE_ACPI_RESUME
272 acpi_s3_reserve();
273
274#ifdef CONFIG_HAVE_FSP
Bin Mengba658082017-04-21 07:24:39 -0700275 /*
276 * Save stack address to CMOS so that at next S3 boot,
277 * we can use it as the stack address for fsp_contiue()
278 */
279 fsp_save_s3_stack();
Bin Meng5ae5aa92017-04-21 07:24:47 -0700280#endif /* CONFIG_HAVE_FSP */
281#endif /* CONFIG_HAVE_ACPI_RESUME */
Bin Mengba658082017-04-21 07:24:39 -0700282
Bin Mengd19c9072016-05-11 07:45:01 -0700283 return 0;
Bin Meng0c2b7ee2016-05-11 07:45:00 -0700284}
285#endif