blob: 97c77ba161045ac86d9030356f8f94185e69d3f1 [file] [log] [blame]
wdenk2262cfe2002-11-18 00:14:45 +00001/*
Graeme Russdbf71152011-04-13 19:43:26 +10002 * (C) Copyright 2008-2011
3 * Graeme Russ, <graeme.russ@gmail.com>
4 *
wdenk2262cfe2002-11-18 00:14:45 +00005 * (C) Copyright 2002
Albert ARIBAUDfa82f872011-08-04 18:45:45 +02006 * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
wdenk8bde7f72003-06-27 21:31:46 +00007 *
wdenk2262cfe2002-11-18 00:14:45 +00008 * (C) Copyright 2002
9 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
10 * Marius Groeger <mgroeger@sysgo.de>
11 *
12 * (C) Copyright 2002
13 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
14 * Alex Zuepke <azu@sysgo.de>
15 *
Bin Meng52f952b2014-11-09 22:18:56 +080016 * Part of this file is adapted from coreboot
17 * src/arch/x86/lib/cpu.c
18 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020019 * SPDX-License-Identifier: GPL-2.0+
wdenk2262cfe2002-11-18 00:14:45 +000020 */
21
wdenk2262cfe2002-11-18 00:14:45 +000022#include <common.h>
23#include <command.h>
Simon Glass200182a2014-10-10 08:21:55 -060024#include <errno.h>
25#include <malloc.h>
Stefan Reinauer095593c2012-12-02 04:49:50 +000026#include <asm/control_regs.h>
Simon Glass200182a2014-10-10 08:21:55 -060027#include <asm/cpu.h>
Graeme Russc53fd2b2011-02-12 15:11:30 +110028#include <asm/processor.h>
Graeme Russ0c24c9c2011-02-12 15:11:32 +110029#include <asm/processor-flags.h>
Graeme Russ3f5f18d2008-12-07 10:29:02 +110030#include <asm/interrupt.h>
Gabe Black60a9b6b2011-11-16 23:32:50 +000031#include <linux/compiler.h>
wdenk2262cfe2002-11-18 00:14:45 +000032
Bin Meng52f952b2014-11-09 22:18:56 +080033DECLARE_GLOBAL_DATA_PTR;
34
Graeme Russdbf71152011-04-13 19:43:26 +100035/*
36 * Constructor for a conventional segment GDT (or LDT) entry
37 * This is a macro so it can be used in initialisers
38 */
Graeme Russ59c6d0e2010-10-07 20:03:21 +110039#define GDT_ENTRY(flags, base, limit) \
40 ((((base) & 0xff000000ULL) << (56-24)) | \
41 (((flags) & 0x0000f0ffULL) << 40) | \
42 (((limit) & 0x000f0000ULL) << (48-16)) | \
43 (((base) & 0x00ffffffULL) << 16) | \
44 (((limit) & 0x0000ffffULL)))
45
Graeme Russ59c6d0e2010-10-07 20:03:21 +110046struct gdt_ptr {
47 u16 len;
48 u32 ptr;
Graeme Russ717979f2011-11-08 02:33:13 +000049} __packed;
Graeme Russ59c6d0e2010-10-07 20:03:21 +110050
Bin Meng52f952b2014-11-09 22:18:56 +080051struct cpu_device_id {
52 unsigned vendor;
53 unsigned device;
54};
55
56struct cpuinfo_x86 {
57 uint8_t x86; /* CPU family */
58 uint8_t x86_vendor; /* CPU vendor */
59 uint8_t x86_model;
60 uint8_t x86_mask;
61};
62
63/*
64 * List of cpu vendor strings along with their normalized
65 * id values.
66 */
67static struct {
68 int vendor;
69 const char *name;
70} x86_vendors[] = {
71 { X86_VENDOR_INTEL, "GenuineIntel", },
72 { X86_VENDOR_CYRIX, "CyrixInstead", },
73 { X86_VENDOR_AMD, "AuthenticAMD", },
74 { X86_VENDOR_UMC, "UMC UMC UMC ", },
75 { X86_VENDOR_NEXGEN, "NexGenDriven", },
76 { X86_VENDOR_CENTAUR, "CentaurHauls", },
77 { X86_VENDOR_RISE, "RiseRiseRise", },
78 { X86_VENDOR_TRANSMETA, "GenuineTMx86", },
79 { X86_VENDOR_TRANSMETA, "TransmetaCPU", },
80 { X86_VENDOR_NSC, "Geode by NSC", },
81 { X86_VENDOR_SIS, "SiS SiS SiS ", },
82};
83
84static const char *const x86_vendor_name[] = {
85 [X86_VENDOR_INTEL] = "Intel",
86 [X86_VENDOR_CYRIX] = "Cyrix",
87 [X86_VENDOR_AMD] = "AMD",
88 [X86_VENDOR_UMC] = "UMC",
89 [X86_VENDOR_NEXGEN] = "NexGen",
90 [X86_VENDOR_CENTAUR] = "Centaur",
91 [X86_VENDOR_RISE] = "Rise",
92 [X86_VENDOR_TRANSMETA] = "Transmeta",
93 [X86_VENDOR_NSC] = "NSC",
94 [X86_VENDOR_SIS] = "SiS",
95};
96
Graeme Russ74bfbe12011-12-29 21:45:33 +110097static void load_ds(u32 segment)
Graeme Russ59c6d0e2010-10-07 20:03:21 +110098{
Graeme Russ74bfbe12011-12-29 21:45:33 +110099 asm volatile("movl %0, %%ds" : : "r" (segment * X86_GDT_ENTRY_SIZE));
100}
Graeme Russ59c6d0e2010-10-07 20:03:21 +1100101
Graeme Russ74bfbe12011-12-29 21:45:33 +1100102static void load_es(u32 segment)
103{
104 asm volatile("movl %0, %%es" : : "r" (segment * X86_GDT_ENTRY_SIZE));
105}
Graeme Russ59c6d0e2010-10-07 20:03:21 +1100106
Graeme Russ74bfbe12011-12-29 21:45:33 +1100107static void load_fs(u32 segment)
108{
109 asm volatile("movl %0, %%fs" : : "r" (segment * X86_GDT_ENTRY_SIZE));
110}
111
112static void load_gs(u32 segment)
113{
114 asm volatile("movl %0, %%gs" : : "r" (segment * X86_GDT_ENTRY_SIZE));
115}
116
117static void load_ss(u32 segment)
118{
119 asm volatile("movl %0, %%ss" : : "r" (segment * X86_GDT_ENTRY_SIZE));
120}
121
122static void load_gdt(const u64 *boot_gdt, u16 num_entries)
123{
124 struct gdt_ptr gdt;
125
126 gdt.len = (num_entries * 8) - 1;
127 gdt.ptr = (u32)boot_gdt;
128
129 asm volatile("lgdtl %0\n" : : "m" (gdt));
Graeme Russ59c6d0e2010-10-07 20:03:21 +1100130}
131
Graeme Russ9e6c5722011-12-31 22:58:15 +1100132void setup_gdt(gd_t *id, u64 *gdt_addr)
133{
134 /* CS: code, read/execute, 4 GB, base 0 */
135 gdt_addr[X86_GDT_ENTRY_32BIT_CS] = GDT_ENTRY(0xc09b, 0, 0xfffff);
136
137 /* DS: data, read/write, 4 GB, base 0 */
138 gdt_addr[X86_GDT_ENTRY_32BIT_DS] = GDT_ENTRY(0xc093, 0, 0xfffff);
139
140 /* FS: data, read/write, 4 GB, base (Global Data Pointer) */
Simon Glass5a35e6c2012-12-13 20:48:41 +0000141 id->arch.gd_addr = id;
Simon Glass0cecc3b2012-12-13 20:48:42 +0000142 gdt_addr[X86_GDT_ENTRY_32BIT_FS] = GDT_ENTRY(0xc093,
Simon Glass5a35e6c2012-12-13 20:48:41 +0000143 (ulong)&id->arch.gd_addr, 0xfffff);
Graeme Russ9e6c5722011-12-31 22:58:15 +1100144
145 /* 16-bit CS: code, read/execute, 64 kB, base 0 */
146 gdt_addr[X86_GDT_ENTRY_16BIT_CS] = GDT_ENTRY(0x109b, 0, 0x0ffff);
147
148 /* 16-bit DS: data, read/write, 64 kB, base 0 */
149 gdt_addr[X86_GDT_ENTRY_16BIT_DS] = GDT_ENTRY(0x1093, 0, 0x0ffff);
150
151 load_gdt(gdt_addr, X86_GDT_NUM_ENTRIES);
152 load_ds(X86_GDT_ENTRY_32BIT_DS);
153 load_es(X86_GDT_ENTRY_32BIT_DS);
154 load_gs(X86_GDT_ENTRY_32BIT_DS);
155 load_ss(X86_GDT_ENTRY_32BIT_DS);
156 load_fs(X86_GDT_ENTRY_32BIT_FS);
157}
158
Gabe Blackf30fc4d2012-10-20 12:33:10 +0000159int __weak x86_cleanup_before_linux(void)
160{
Simon Glass79497032013-04-17 16:13:35 +0000161#ifdef CONFIG_BOOTSTAGE_STASH
162 bootstage_stash((void *)CONFIG_BOOTSTAGE_STASH,
163 CONFIG_BOOTSTAGE_STASH_SIZE);
164#endif
165
Gabe Blackf30fc4d2012-10-20 12:33:10 +0000166 return 0;
167}
168
Bin Meng52f952b2014-11-09 22:18:56 +0800169/*
170 * Cyrix CPUs without cpuid or with cpuid not yet enabled can be detected
171 * by the fact that they preserve the flags across the division of 5/2.
172 * PII and PPro exhibit this behavior too, but they have cpuid available.
173 */
174
175/*
176 * Perform the Cyrix 5/2 test. A Cyrix won't change
177 * the flags, while other 486 chips will.
178 */
179static inline int test_cyrix_52div(void)
180{
181 unsigned int test;
182
183 __asm__ __volatile__(
184 "sahf\n\t" /* clear flags (%eax = 0x0005) */
185 "div %b2\n\t" /* divide 5 by 2 */
186 "lahf" /* store flags into %ah */
187 : "=a" (test)
188 : "0" (5), "q" (2)
189 : "cc");
190
191 /* AH is 0x02 on Cyrix after the divide.. */
192 return (unsigned char) (test >> 8) == 0x02;
193}
194
195/*
196 * Detect a NexGen CPU running without BIOS hypercode new enough
197 * to have CPUID. (Thanks to Herbert Oppmann)
198 */
199
200static int deep_magic_nexgen_probe(void)
201{
202 int ret;
203
204 __asm__ __volatile__ (
205 " movw $0x5555, %%ax\n"
206 " xorw %%dx,%%dx\n"
207 " movw $2, %%cx\n"
208 " divw %%cx\n"
209 " movl $0, %%eax\n"
210 " jnz 1f\n"
211 " movl $1, %%eax\n"
212 "1:\n"
213 : "=a" (ret) : : "cx", "dx");
214 return ret;
215}
216
217static bool has_cpuid(void)
218{
219 return flag_is_changeable_p(X86_EFLAGS_ID);
220}
221
222static int build_vendor_name(char *vendor_name)
223{
224 struct cpuid_result result;
225 result = cpuid(0x00000000);
226 unsigned int *name_as_ints = (unsigned int *)vendor_name;
227
228 name_as_ints[0] = result.ebx;
229 name_as_ints[1] = result.edx;
230 name_as_ints[2] = result.ecx;
231
232 return result.eax;
233}
234
235static void identify_cpu(struct cpu_device_id *cpu)
236{
237 char vendor_name[16];
238 int i;
239
240 vendor_name[0] = '\0'; /* Unset */
Simon Glass6cba6b92014-11-12 20:27:55 -0700241 cpu->device = 0; /* fix gcc 4.4.4 warning */
Bin Meng52f952b2014-11-09 22:18:56 +0800242
243 /* Find the id and vendor_name */
244 if (!has_cpuid()) {
245 /* Its a 486 if we can modify the AC flag */
246 if (flag_is_changeable_p(X86_EFLAGS_AC))
247 cpu->device = 0x00000400; /* 486 */
248 else
249 cpu->device = 0x00000300; /* 386 */
250 if ((cpu->device == 0x00000400) && test_cyrix_52div()) {
251 memcpy(vendor_name, "CyrixInstead", 13);
252 /* If we ever care we can enable cpuid here */
253 }
254 /* Detect NexGen with old hypercode */
255 else if (deep_magic_nexgen_probe())
256 memcpy(vendor_name, "NexGenDriven", 13);
257 }
258 if (has_cpuid()) {
259 int cpuid_level;
260
261 cpuid_level = build_vendor_name(vendor_name);
262 vendor_name[12] = '\0';
263
264 /* Intel-defined flags: level 0x00000001 */
265 if (cpuid_level >= 0x00000001) {
266 cpu->device = cpuid_eax(0x00000001);
267 } else {
268 /* Have CPUID level 0 only unheard of */
269 cpu->device = 0x00000400;
270 }
271 }
272 cpu->vendor = X86_VENDOR_UNKNOWN;
273 for (i = 0; i < ARRAY_SIZE(x86_vendors); i++) {
274 if (memcmp(vendor_name, x86_vendors[i].name, 12) == 0) {
275 cpu->vendor = x86_vendors[i].vendor;
276 break;
277 }
278 }
279}
280
281static inline void get_fms(struct cpuinfo_x86 *c, uint32_t tfms)
282{
283 c->x86 = (tfms >> 8) & 0xf;
284 c->x86_model = (tfms >> 4) & 0xf;
285 c->x86_mask = tfms & 0xf;
286 if (c->x86 == 0xf)
287 c->x86 += (tfms >> 20) & 0xff;
288 if (c->x86 >= 0x6)
289 c->x86_model += ((tfms >> 16) & 0xF) << 4;
290}
291
Graeme Russ0ea76e92011-02-12 15:11:35 +1100292int x86_cpu_init_f(void)
wdenk2262cfe2002-11-18 00:14:45 +0000293{
Graeme Russ0c24c9c2011-02-12 15:11:32 +1100294 const u32 em_rst = ~X86_CR0_EM;
295 const u32 mp_ne_set = X86_CR0_MP | X86_CR0_NE;
296
wdenk7a8e9bed2003-05-31 18:35:21 +0000297 /* initialize FPU, reset EM, set MP and NE */
298 asm ("fninit\n" \
Graeme Russ0c24c9c2011-02-12 15:11:32 +1100299 "movl %%cr0, %%eax\n" \
300 "andl %0, %%eax\n" \
301 "orl %1, %%eax\n" \
302 "movl %%eax, %%cr0\n" \
303 : : "i" (em_rst), "i" (mp_ne_set) : "eax");
wdenk8bde7f72003-06-27 21:31:46 +0000304
Bin Meng52f952b2014-11-09 22:18:56 +0800305 /* identify CPU via cpuid and store the decoded info into gd->arch */
306 if (has_cpuid()) {
307 struct cpu_device_id cpu;
308 struct cpuinfo_x86 c;
309
310 identify_cpu(&cpu);
311 get_fms(&c, cpu.device);
312 gd->arch.x86 = c.x86;
313 gd->arch.x86_vendor = cpu.vendor;
314 gd->arch.x86_model = c.x86_model;
315 gd->arch.x86_mask = c.x86_mask;
316 gd->arch.x86_device = cpu.device;
317 }
318
Graeme Russ1c409bc2009-11-24 20:04:21 +1100319 return 0;
320}
321
Graeme Russ0ea76e92011-02-12 15:11:35 +1100322int x86_cpu_init_r(void)
Graeme Russ1c409bc2009-11-24 20:04:21 +1100323{
Graeme Russd6532442011-12-27 22:46:43 +1100324 /* Initialize core interrupt and exception functionality of CPU */
325 cpu_init_interrupts();
326 return 0;
327}
328int cpu_init_r(void) __attribute__((weak, alias("x86_cpu_init_r")));
329
330void x86_enable_caches(void)
331{
Stefan Reinauer095593c2012-12-02 04:49:50 +0000332 unsigned long cr0;
Graeme Russ0ea76e92011-02-12 15:11:35 +1100333
Stefan Reinauer095593c2012-12-02 04:49:50 +0000334 cr0 = read_cr0();
335 cr0 &= ~(X86_CR0_NW | X86_CR0_CD);
336 write_cr0(cr0);
337 wbinvd();
Graeme Russd6532442011-12-27 22:46:43 +1100338}
339void enable_caches(void) __attribute__((weak, alias("x86_enable_caches")));
Graeme Russ0ea76e92011-02-12 15:11:35 +1100340
Stefan Reinauer095593c2012-12-02 04:49:50 +0000341void x86_disable_caches(void)
342{
343 unsigned long cr0;
344
345 cr0 = read_cr0();
346 cr0 |= X86_CR0_NW | X86_CR0_CD;
347 wbinvd();
348 write_cr0(cr0);
349 wbinvd();
350}
351void disable_caches(void) __attribute__((weak, alias("x86_disable_caches")));
352
Graeme Russd6532442011-12-27 22:46:43 +1100353int x86_init_cache(void)
354{
355 enable_caches();
356
wdenk2262cfe2002-11-18 00:14:45 +0000357 return 0;
358}
Graeme Russd6532442011-12-27 22:46:43 +1100359int init_cache(void) __attribute__((weak, alias("x86_init_cache")));
wdenk2262cfe2002-11-18 00:14:45 +0000360
Wolfgang Denk54841ab2010-06-28 22:00:46 +0200361int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenk2262cfe2002-11-18 00:14:45 +0000362{
Graeme Russ717979f2011-11-08 02:33:13 +0000363 printf("resetting ...\n");
Graeme Russdbf71152011-04-13 19:43:26 +1000364
365 /* wait 50 ms */
366 udelay(50000);
wdenk2262cfe2002-11-18 00:14:45 +0000367 disable_interrupts();
368 reset_cpu(0);
369
370 /*NOTREACHED*/
371 return 0;
372}
373
Graeme Russ717979f2011-11-08 02:33:13 +0000374void flush_cache(unsigned long dummy1, unsigned long dummy2)
wdenk2262cfe2002-11-18 00:14:45 +0000375{
376 asm("wbinvd\n");
wdenk2262cfe2002-11-18 00:14:45 +0000377}
Graeme Russ3f5f18d2008-12-07 10:29:02 +1100378
379void __attribute__ ((regparm(0))) generate_gpf(void);
380
381/* segment 0x70 is an arbitrary segment which does not exist */
382asm(".globl generate_gpf\n"
Graeme Russ717979f2011-11-08 02:33:13 +0000383 ".hidden generate_gpf\n"
384 ".type generate_gpf, @function\n"
385 "generate_gpf:\n"
386 "ljmp $0x70, $0x47114711\n");
Graeme Russ3f5f18d2008-12-07 10:29:02 +1100387
Simon Glasse1ffd812014-11-06 13:20:08 -0700388__weak void reset_cpu(ulong addr)
Graeme Russ3f5f18d2008-12-07 10:29:02 +1100389{
Graeme Russfea25722011-04-13 19:43:28 +1000390 printf("Resetting using x86 Triple Fault\n");
Graeme Russ717979f2011-11-08 02:33:13 +0000391 set_vector(13, generate_gpf); /* general protection fault handler */
392 set_vector(8, generate_gpf); /* double fault handler */
393 generate_gpf(); /* start the show */
Graeme Russ3f5f18d2008-12-07 10:29:02 +1100394}
Stefan Reinauer095593c2012-12-02 04:49:50 +0000395
396int dcache_status(void)
397{
398 return !(read_cr0() & 0x40000000);
399}
400
401/* Define these functions to allow ehch-hcd to function */
402void flush_dcache_range(unsigned long start, unsigned long stop)
403{
404}
405
406void invalidate_dcache_range(unsigned long start, unsigned long stop)
407{
408}
Simon Glass89371402013-02-28 19:26:11 +0000409
410void dcache_enable(void)
411{
412 enable_caches();
413}
414
415void dcache_disable(void)
416{
417 disable_caches();
418}
419
420void icache_enable(void)
421{
422}
423
424void icache_disable(void)
425{
426}
427
428int icache_status(void)
429{
430 return 1;
431}
Simon Glass7bddac92014-10-10 08:21:52 -0600432
433void cpu_enable_paging_pae(ulong cr3)
434{
435 __asm__ __volatile__(
436 /* Load the page table address */
437 "movl %0, %%cr3\n"
438 /* Enable pae */
439 "movl %%cr4, %%eax\n"
440 "orl $0x00000020, %%eax\n"
441 "movl %%eax, %%cr4\n"
442 /* Enable paging */
443 "movl %%cr0, %%eax\n"
444 "orl $0x80000000, %%eax\n"
445 "movl %%eax, %%cr0\n"
446 :
447 : "r" (cr3)
448 : "eax");
449}
450
451void cpu_disable_paging_pae(void)
452{
453 /* Turn off paging */
454 __asm__ __volatile__ (
455 /* Disable paging */
456 "movl %%cr0, %%eax\n"
457 "andl $0x7fffffff, %%eax\n"
458 "movl %%eax, %%cr0\n"
459 /* Disable pae */
460 "movl %%cr4, %%eax\n"
461 "andl $0xffffffdf, %%eax\n"
462 "movl %%eax, %%cr4\n"
463 :
464 :
465 : "eax");
466}
Simon Glass92cc94a2014-10-10 08:21:54 -0600467
Simon Glass92cc94a2014-10-10 08:21:54 -0600468static bool can_detect_long_mode(void)
469{
Bin Meng52f952b2014-11-09 22:18:56 +0800470 return cpuid_eax(0x80000000) > 0x80000000UL;
Simon Glass92cc94a2014-10-10 08:21:54 -0600471}
472
473static bool has_long_mode(void)
474{
Bin Meng52f952b2014-11-09 22:18:56 +0800475 return cpuid_edx(0x80000001) & (1 << 29) ? true : false;
Simon Glass92cc94a2014-10-10 08:21:54 -0600476}
477
478int cpu_has_64bit(void)
479{
480 return has_cpuid() && can_detect_long_mode() &&
481 has_long_mode();
482}
483
Bin Meng52f952b2014-11-09 22:18:56 +0800484const char *cpu_vendor_name(int vendor)
485{
486 const char *name;
487 name = "<invalid cpu vendor>";
488 if ((vendor < (ARRAY_SIZE(x86_vendor_name))) &&
489 (x86_vendor_name[vendor] != 0))
490 name = x86_vendor_name[vendor];
491
492 return name;
493}
494
Simon Glass727c1a92014-11-10 18:00:26 -0700495char *cpu_get_name(char *name)
Bin Meng52f952b2014-11-09 22:18:56 +0800496{
Simon Glass727c1a92014-11-10 18:00:26 -0700497 unsigned int *name_as_ints = (unsigned int *)name;
Bin Meng52f952b2014-11-09 22:18:56 +0800498 struct cpuid_result regs;
Simon Glass727c1a92014-11-10 18:00:26 -0700499 char *ptr;
Bin Meng52f952b2014-11-09 22:18:56 +0800500 int i;
501
Simon Glass727c1a92014-11-10 18:00:26 -0700502 /* This bit adds up to 48 bytes */
Bin Meng52f952b2014-11-09 22:18:56 +0800503 for (i = 0; i < 3; i++) {
504 regs = cpuid(0x80000002 + i);
505 name_as_ints[i * 4 + 0] = regs.eax;
506 name_as_ints[i * 4 + 1] = regs.ebx;
507 name_as_ints[i * 4 + 2] = regs.ecx;
508 name_as_ints[i * 4 + 3] = regs.edx;
509 }
Simon Glass727c1a92014-11-10 18:00:26 -0700510 name[CPU_MAX_NAME_LEN - 1] = '\0';
Bin Meng52f952b2014-11-09 22:18:56 +0800511
512 /* Skip leading spaces. */
Simon Glass727c1a92014-11-10 18:00:26 -0700513 ptr = name;
514 while (*ptr == ' ')
515 ptr++;
Bin Meng52f952b2014-11-09 22:18:56 +0800516
Simon Glass727c1a92014-11-10 18:00:26 -0700517 return ptr;
Bin Meng52f952b2014-11-09 22:18:56 +0800518}
519
Simon Glass727c1a92014-11-10 18:00:26 -0700520int default_print_cpuinfo(void)
Simon Glass92cc94a2014-10-10 08:21:54 -0600521{
Bin Meng52f952b2014-11-09 22:18:56 +0800522 printf("CPU: %s, vendor %s, device %xh\n",
523 cpu_has_64bit() ? "x86_64" : "x86",
524 cpu_vendor_name(gd->arch.x86_vendor), gd->arch.x86_device);
Simon Glass92cc94a2014-10-10 08:21:54 -0600525
526 return 0;
527}
Simon Glass200182a2014-10-10 08:21:55 -0600528
529#define PAGETABLE_SIZE (6 * 4096)
530
531/**
532 * build_pagetable() - build a flat 4GiB page table structure for 64-bti mode
533 *
534 * @pgtable: Pointer to a 24iKB block of memory
535 */
536static void build_pagetable(uint32_t *pgtable)
537{
538 uint i;
539
540 memset(pgtable, '\0', PAGETABLE_SIZE);
541
542 /* Level 4 needs a single entry */
543 pgtable[0] = (uint32_t)&pgtable[1024] + 7;
544
545 /* Level 3 has one 64-bit entry for each GiB of memory */
546 for (i = 0; i < 4; i++) {
547 pgtable[1024 + i * 2] = (uint32_t)&pgtable[2048] +
548 0x1000 * i + 7;
549 }
550
551 /* Level 2 has 2048 64-bit entries, each repesenting 2MiB */
552 for (i = 0; i < 2048; i++)
553 pgtable[2048 + i * 2] = 0x183 + (i << 21UL);
554}
555
556int cpu_jump_to_64bit(ulong setup_base, ulong target)
557{
558 uint32_t *pgtable;
559
560 pgtable = memalign(4096, PAGETABLE_SIZE);
561 if (!pgtable)
562 return -ENOMEM;
563
564 build_pagetable(pgtable);
565 cpu_call64((ulong)pgtable, setup_base, target);
566 free(pgtable);
567
568 return -EFAULT;
569}