blob: f6759a80ea57ad57a8d9c725e0a599326c59d62b [file] [log] [blame]
wdenk5653fc32004-02-08 22:55:38 +00001/*
wdenkbf9e3b32004-02-12 00:47:09 +00002 * (C) Copyright 2002-2004
wdenk5653fc32004-02-08 22:55:38 +00003 * Brad Kemp, Seranoa Networks, Brad.Kemp@seranoa.com
4 *
5 * Copyright (C) 2003 Arabella Software Ltd.
6 * Yuli Barcohen <yuli@arabellasw.com>
wdenk5653fc32004-02-08 22:55:38 +00007 *
wdenkbf9e3b32004-02-12 00:47:09 +00008 * Copyright (C) 2004
9 * Ed Okerson
Stefan Roese260421a2006-11-13 13:55:24 +010010 *
11 * Copyright (C) 2006
12 * Tolunay Orkun <listmember@orkun.us>
wdenkbf9e3b32004-02-12 00:47:09 +000013 *
wdenk5653fc32004-02-08 22:55:38 +000014 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 *
wdenk5653fc32004-02-08 22:55:38 +000032 */
33
34/* The DEBUG define must be before common to enable debugging */
wdenk2d1a5372004-02-23 19:30:57 +000035/* #define DEBUG */
36
wdenk5653fc32004-02-08 22:55:38 +000037#include <common.h>
38#include <asm/processor.h>
Haiying Wang3a197b22007-02-21 16:52:31 +010039#include <asm/io.h>
wdenk4c0d4c32004-06-09 17:34:58 +000040#include <asm/byteorder.h>
Andrew Gabbasovaedadf12013-05-14 12:27:52 -050041#include <asm/unaligned.h>
wdenk2a8af182005-04-13 10:02:42 +000042#include <environment.h>
Stefan Roesefa36ae72009-10-27 15:15:55 +010043#include <mtd/cfi_flash.h>
Jens Scharsig (BuS Elektronik)a9f5fab2012-01-27 09:29:53 +010044#include <watchdog.h>
wdenk028ab6b2004-02-23 23:54:43 +000045
wdenk5653fc32004-02-08 22:55:38 +000046/*
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +010047 * This file implements a Common Flash Interface (CFI) driver for
48 * U-Boot.
49 *
50 * The width of the port and the width of the chips are determined at
51 * initialization. These widths are used to calculate the address for
52 * access CFI data structures.
wdenk5653fc32004-02-08 22:55:38 +000053 *
54 * References
55 * JEDEC Standard JESD68 - Common Flash Interface (CFI)
56 * JEDEC Standard JEP137-A Common Flash Interface (CFI) ID Codes
57 * Intel Application Note 646 Common Flash Interface (CFI) and Command Sets
58 * Intel 290667-008 3 Volt Intel StrataFlash Memory datasheet
Stefan Roese260421a2006-11-13 13:55:24 +010059 * AMD CFI Specification, Release 2.0 December 1, 2001
60 * AMD/Spansion Application Note: Migration from Single-byte to Three-byte
61 * Device IDs, Publication Number 25538 Revision A, November 8, 2001
wdenk5653fc32004-02-08 22:55:38 +000062 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063 * Define CONFIG_SYS_WRITE_SWAPPED_DATA, if you have to swap the Bytes between
Heiko Schocherd0b6e142007-01-19 18:05:26 +010064 * reading and writing ... (yes there is such a Hardware).
wdenk5653fc32004-02-08 22:55:38 +000065 */
66
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +010067static uint flash_offset_cfi[2] = { FLASH_OFFSET_CFI, FLASH_OFFSET_CFI_ALT };
Mike Frysinger4ffeab22010-12-22 09:41:13 -050068#ifdef CONFIG_FLASH_CFI_MTD
Piotr Ziecik6ea808e2008-11-17 15:49:32 +010069static uint flash_verbose = 1;
Mike Frysinger4ffeab22010-12-22 09:41:13 -050070#else
71#define flash_verbose 1
72#endif
Wolfgang Denk92eb7292006-12-27 01:26:13 +010073
Wolfgang Denk2a112b22008-08-08 16:39:54 +020074flash_info_t flash_info[CFI_MAX_FLASH_BANKS]; /* FLASH chips info */
75
Stefan Roese79b4cda2006-02-28 15:29:58 +010076/*
77 * Check if chip width is defined. If not, start detecting with 8bit.
78 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#ifndef CONFIG_SYS_FLASH_CFI_WIDTH
80#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
Stefan Roese79b4cda2006-02-28 15:29:58 +010081#endif
82
Stefan Roese6f726f92010-10-25 18:31:48 +020083/*
84 * 0xffff is an undefined value for the configuration register. When
85 * this value is returned, the configuration register shall not be
86 * written at all (default mode).
87 */
88static u16 cfi_flash_config_reg(int i)
89{
90#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
91 return ((u16 [])CONFIG_SYS_CFI_FLASH_CONFIG_REGS)[i];
92#else
93 return 0xffff;
94#endif
95}
96
Stefan Roeseca5def32010-08-31 10:00:10 +020097#if defined(CONFIG_SYS_MAX_FLASH_BANKS_DETECT)
98int cfi_flash_num_flash_banks = CONFIG_SYS_MAX_FLASH_BANKS_DETECT;
99#endif
100
Stefan Roeseb00e19c2010-08-30 10:11:51 +0200101static phys_addr_t __cfi_flash_bank_addr(int i)
102{
103 return ((phys_addr_t [])CONFIG_SYS_FLASH_BANKS_LIST)[i];
104}
105phys_addr_t cfi_flash_bank_addr(int i)
106 __attribute__((weak, alias("__cfi_flash_bank_addr")));
107
Ilya Yanokec50a8e2010-10-21 17:20:12 +0200108static unsigned long __cfi_flash_bank_size(int i)
109{
110#ifdef CONFIG_SYS_FLASH_BANKS_SIZES
111 return ((unsigned long [])CONFIG_SYS_FLASH_BANKS_SIZES)[i];
112#else
113 return 0;
114#endif
115}
116unsigned long cfi_flash_bank_size(int i)
117 __attribute__((weak, alias("__cfi_flash_bank_size")));
118
Stefan Roese45aa5a72008-11-17 14:45:22 +0100119static void __flash_write8(u8 value, void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100120{
121 __raw_writeb(value, addr);
122}
123
Stefan Roese45aa5a72008-11-17 14:45:22 +0100124static void __flash_write16(u16 value, void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100125{
126 __raw_writew(value, addr);
127}
128
Stefan Roese45aa5a72008-11-17 14:45:22 +0100129static void __flash_write32(u32 value, void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100130{
131 __raw_writel(value, addr);
132}
133
Stefan Roese45aa5a72008-11-17 14:45:22 +0100134static void __flash_write64(u64 value, void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100135{
136 /* No architectures currently implement __raw_writeq() */
137 *(volatile u64 *)addr = value;
138}
139
Stefan Roese45aa5a72008-11-17 14:45:22 +0100140static u8 __flash_read8(void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100141{
142 return __raw_readb(addr);
143}
144
Stefan Roese45aa5a72008-11-17 14:45:22 +0100145static u16 __flash_read16(void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100146{
147 return __raw_readw(addr);
148}
149
Stefan Roese45aa5a72008-11-17 14:45:22 +0100150static u32 __flash_read32(void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100151{
152 return __raw_readl(addr);
153}
154
Daniel Hellstrom97bf85d2008-03-28 20:40:19 +0100155static u64 __flash_read64(void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100156{
157 /* No architectures currently implement __raw_readq() */
158 return *(volatile u64 *)addr;
159}
160
Stefan Roese45aa5a72008-11-17 14:45:22 +0100161#ifdef CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
162void flash_write8(u8 value, void *addr)__attribute__((weak, alias("__flash_write8")));
163void flash_write16(u16 value, void *addr)__attribute__((weak, alias("__flash_write16")));
164void flash_write32(u32 value, void *addr)__attribute__((weak, alias("__flash_write32")));
165void flash_write64(u64 value, void *addr)__attribute__((weak, alias("__flash_write64")));
166u8 flash_read8(void *addr)__attribute__((weak, alias("__flash_read8")));
167u16 flash_read16(void *addr)__attribute__((weak, alias("__flash_read16")));
168u32 flash_read32(void *addr)__attribute__((weak, alias("__flash_read32")));
Daniel Hellstrom97bf85d2008-03-28 20:40:19 +0100169u64 flash_read64(void *addr)__attribute__((weak, alias("__flash_read64")));
Stefan Roese45aa5a72008-11-17 14:45:22 +0100170#else
171#define flash_write8 __flash_write8
172#define flash_write16 __flash_write16
173#define flash_write32 __flash_write32
174#define flash_write64 __flash_write64
175#define flash_read8 __flash_read8
176#define flash_read16 __flash_read16
177#define flash_read32 __flash_read32
178#define flash_read64 __flash_read64
179#endif
Daniel Hellstrom97bf85d2008-03-28 20:40:19 +0100180
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200181/*-----------------------------------------------------------------------
182 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#if defined(CONFIG_ENV_IS_IN_FLASH) || defined(CONFIG_ENV_ADDR_REDUND) || (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE)
Heiko Schocher4f975672009-02-10 09:53:29 +0100184flash_info_t *flash_get_info(ulong base)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200185{
186 int i;
Stefan Roesecba34aa2010-08-30 11:14:38 +0200187 flash_info_t *info = NULL;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) {
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200190 info = & flash_info[i];
191 if (info->size && info->start[0] <= base &&
192 base <= info->start[0] + info->size - 1)
193 break;
194 }
195
Stefan Roesecba34aa2010-08-30 11:14:38 +0200196 return info;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200197}
wdenk5653fc32004-02-08 22:55:38 +0000198#endif
199
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100200unsigned long flash_sector_size(flash_info_t *info, flash_sect_t sect)
201{
202 if (sect != (info->sector_count - 1))
203 return info->start[sect + 1] - info->start[sect];
204 else
205 return info->start[0] + info->size - info->start[sect];
206}
207
wdenk5653fc32004-02-08 22:55:38 +0000208/*-----------------------------------------------------------------------
209 * create an address based on the offset and the port width
210 */
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100211static inline void *
212flash_map (flash_info_t * info, flash_sect_t sect, uint offset)
wdenk5653fc32004-02-08 22:55:38 +0000213{
Stefan Roesee303be22013-04-12 19:04:54 +0200214 unsigned int byte_offset = offset * info->portwidth;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100215
Stefan Roesee303be22013-04-12 19:04:54 +0200216 return (void *)(info->start[sect] + byte_offset);
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100217}
218
219static inline void flash_unmap(flash_info_t *info, flash_sect_t sect,
220 unsigned int offset, void *addr)
221{
wdenk5653fc32004-02-08 22:55:38 +0000222}
wdenkbf9e3b32004-02-12 00:47:09 +0000223
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200224/*-----------------------------------------------------------------------
225 * make a proper sized command based on the port and chip widths
226 */
Sebastian Siewior7288f972008-07-15 13:35:23 +0200227static void flash_make_cmd(flash_info_t *info, u32 cmd, void *cmdbuf)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200228{
229 int i;
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400230 int cword_offset;
231 int cp_offset;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Sebastian Siewior340ccb22008-07-16 20:04:49 +0200233 u32 cmd_le = cpu_to_le32(cmd);
234#endif
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400235 uchar val;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200236 uchar *cp = (uchar *) cmdbuf;
237
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400238 for (i = info->portwidth; i > 0; i--){
239 cword_offset = (info->portwidth-i)%info->chipwidth;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400241 cp_offset = info->portwidth - i;
Sebastian Siewior340ccb22008-07-16 20:04:49 +0200242 val = *((uchar*)&cmd_le + cword_offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200243#else
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400244 cp_offset = i - 1;
Sebastian Siewior7288f972008-07-15 13:35:23 +0200245 val = *((uchar*)&cmd + sizeof(u32) - cword_offset - 1);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200246#endif
Sebastian Siewior7288f972008-07-15 13:35:23 +0200247 cp[cp_offset] = (cword_offset >= sizeof(u32)) ? 0x00 : val;
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400248 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200249}
250
wdenkbf9e3b32004-02-12 00:47:09 +0000251#ifdef DEBUG
252/*-----------------------------------------------------------------------
253 * Debug support
254 */
Haavard Skinnemoen30557932007-12-13 12:56:29 +0100255static void print_longlong (char *str, unsigned long long data)
wdenkbf9e3b32004-02-12 00:47:09 +0000256{
257 int i;
258 char *cp;
259
Wolfgang Denk657f2062009-02-04 09:42:20 +0100260 cp = (char *) &data;
wdenkbf9e3b32004-02-12 00:47:09 +0000261 for (i = 0; i < 8; i++)
262 sprintf (&str[i * 2], "%2.2x", *cp++);
263}
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200264
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100265static void flash_printqry (struct cfi_qry *qry)
wdenkbf9e3b32004-02-12 00:47:09 +0000266{
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100267 u8 *p = (u8 *)qry;
wdenkbf9e3b32004-02-12 00:47:09 +0000268 int x, y;
269
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100270 for (x = 0; x < sizeof(struct cfi_qry); x += 16) {
271 debug("%02x : ", x);
272 for (y = 0; y < 16; y++)
273 debug("%2.2x ", p[x + y]);
274 debug(" ");
wdenkbf9e3b32004-02-12 00:47:09 +0000275 for (y = 0; y < 16; y++) {
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100276 unsigned char c = p[x + y];
277 if (c >= 0x20 && c <= 0x7e)
278 debug("%c", c);
279 else
280 debug(".");
wdenkbf9e3b32004-02-12 00:47:09 +0000281 }
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100282 debug("\n");
wdenkbf9e3b32004-02-12 00:47:09 +0000283 }
284}
wdenkbf9e3b32004-02-12 00:47:09 +0000285#endif
286
287
wdenk5653fc32004-02-08 22:55:38 +0000288/*-----------------------------------------------------------------------
289 * read a character at a port width address
290 */
Haavard Skinnemoen30557932007-12-13 12:56:29 +0100291static inline uchar flash_read_uchar (flash_info_t * info, uint offset)
wdenk5653fc32004-02-08 22:55:38 +0000292{
293 uchar *cp;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100294 uchar retval;
wdenkbf9e3b32004-02-12 00:47:09 +0000295
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100296 cp = flash_map (info, 0, offset);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100298 retval = flash_read8(cp);
wdenkbf9e3b32004-02-12 00:47:09 +0000299#else
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100300 retval = flash_read8(cp + info->portwidth - 1);
wdenkbf9e3b32004-02-12 00:47:09 +0000301#endif
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100302 flash_unmap (info, 0, offset, cp);
303 return retval;
wdenk5653fc32004-02-08 22:55:38 +0000304}
305
306/*-----------------------------------------------------------------------
Tor Krill90447ec2008-03-28 11:29:10 +0100307 * read a word at a port width address, assume 16bit bus
308 */
309static inline ushort flash_read_word (flash_info_t * info, uint offset)
310{
311 ushort *addr, retval;
312
313 addr = flash_map (info, 0, offset);
314 retval = flash_read16 (addr);
315 flash_unmap (info, 0, offset, addr);
316 return retval;
317}
318
319
320/*-----------------------------------------------------------------------
Stefan Roese260421a2006-11-13 13:55:24 +0100321 * read a long word by picking the least significant byte of each maximum
wdenk5653fc32004-02-08 22:55:38 +0000322 * port size word. Swap for ppc format.
323 */
Haavard Skinnemoen30557932007-12-13 12:56:29 +0100324static ulong flash_read_long (flash_info_t * info, flash_sect_t sect,
325 uint offset)
wdenk5653fc32004-02-08 22:55:38 +0000326{
wdenkbf9e3b32004-02-12 00:47:09 +0000327 uchar *addr;
328 ulong retval;
wdenk5653fc32004-02-08 22:55:38 +0000329
wdenkbf9e3b32004-02-12 00:47:09 +0000330#ifdef DEBUG
331 int x;
332#endif
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100333 addr = flash_map (info, sect, offset);
wdenkbf9e3b32004-02-12 00:47:09 +0000334
335#ifdef DEBUG
336 debug ("long addr is at %p info->portwidth = %d\n", addr,
337 info->portwidth);
338 for (x = 0; x < 4 * info->portwidth; x++) {
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100339 debug ("addr[%x] = 0x%x\n", x, flash_read8(addr + x));
wdenkbf9e3b32004-02-12 00:47:09 +0000340 }
341#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100343 retval = ((flash_read8(addr) << 16) |
344 (flash_read8(addr + info->portwidth) << 24) |
345 (flash_read8(addr + 2 * info->portwidth)) |
346 (flash_read8(addr + 3 * info->portwidth) << 8));
wdenkbf9e3b32004-02-12 00:47:09 +0000347#else
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100348 retval = ((flash_read8(addr + 2 * info->portwidth - 1) << 24) |
349 (flash_read8(addr + info->portwidth - 1) << 16) |
350 (flash_read8(addr + 4 * info->portwidth - 1) << 8) |
351 (flash_read8(addr + 3 * info->portwidth - 1)));
wdenkbf9e3b32004-02-12 00:47:09 +0000352#endif
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100353 flash_unmap(info, sect, offset, addr);
354
wdenkbf9e3b32004-02-12 00:47:09 +0000355 return retval;
wdenk5653fc32004-02-08 22:55:38 +0000356}
357
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200358/*
359 * Write a proper sized command to the correct address
360 */
Stefan Roesefa36ae72009-10-27 15:15:55 +0100361void flash_write_cmd (flash_info_t * info, flash_sect_t sect,
362 uint offset, u32 cmd)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200363{
Stefan Roese79b4cda2006-02-28 15:29:58 +0100364
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100365 void *addr;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200366 cfiword_t cword;
367
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100368 addr = flash_map (info, sect, offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200369 flash_make_cmd (info, cmd, &cword);
370 switch (info->portwidth) {
371 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100372 debug ("fwc addr %p cmd %x %x 8bit x %d bit\n", addr, cmd,
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200373 cword.c, info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100374 flash_write8(cword.c, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200375 break;
376 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100377 debug ("fwc addr %p cmd %x %4.4x 16bit x %d bit\n", addr,
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200378 cmd, cword.w,
379 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100380 flash_write16(cword.w, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200381 break;
382 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100383 debug ("fwc addr %p cmd %x %8.8lx 32bit x %d bit\n", addr,
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200384 cmd, cword.l,
385 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100386 flash_write32(cword.l, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200387 break;
388 case FLASH_CFI_64BIT:
389#ifdef DEBUG
390 {
391 char str[20];
392
393 print_longlong (str, cword.ll);
394
395 debug ("fwrite addr %p cmd %x %s 64 bit x %d bit\n",
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100396 addr, cmd, str,
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200397 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
398 }
399#endif
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100400 flash_write64(cword.ll, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200401 break;
402 }
403
404 /* Ensure all the instructions are fully finished */
405 sync();
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100406
407 flash_unmap(info, sect, offset, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200408}
409
410static void flash_unlock_seq (flash_info_t * info, flash_sect_t sect)
411{
412 flash_write_cmd (info, sect, info->addr_unlock1, AMD_CMD_UNLOCK_START);
413 flash_write_cmd (info, sect, info->addr_unlock2, AMD_CMD_UNLOCK_ACK);
414}
415
416/*-----------------------------------------------------------------------
417 */
418static int flash_isequal (flash_info_t * info, flash_sect_t sect,
419 uint offset, uchar cmd)
420{
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100421 void *addr;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200422 cfiword_t cword;
423 int retval;
424
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100425 addr = flash_map (info, sect, offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200426 flash_make_cmd (info, cmd, &cword);
427
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100428 debug ("is= cmd %x(%c) addr %p ", cmd, cmd, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200429 switch (info->portwidth) {
430 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100431 debug ("is= %x %x\n", flash_read8(addr), cword.c);
432 retval = (flash_read8(addr) == cword.c);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200433 break;
434 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100435 debug ("is= %4.4x %4.4x\n", flash_read16(addr), cword.w);
436 retval = (flash_read16(addr) == cword.w);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200437 break;
438 case FLASH_CFI_32BIT:
Andrew Klossner52514692008-08-21 07:12:26 -0700439 debug ("is= %8.8x %8.8lx\n", flash_read32(addr), cword.l);
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100440 retval = (flash_read32(addr) == cword.l);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200441 break;
442 case FLASH_CFI_64BIT:
443#ifdef DEBUG
444 {
445 char str1[20];
446 char str2[20];
447
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100448 print_longlong (str1, flash_read64(addr));
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200449 print_longlong (str2, cword.ll);
450 debug ("is= %s %s\n", str1, str2);
451 }
452#endif
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100453 retval = (flash_read64(addr) == cword.ll);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200454 break;
455 default:
456 retval = 0;
457 break;
458 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100459 flash_unmap(info, sect, offset, addr);
460
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200461 return retval;
462}
463
464/*-----------------------------------------------------------------------
465 */
466static int flash_isset (flash_info_t * info, flash_sect_t sect,
467 uint offset, uchar cmd)
468{
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100469 void *addr;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200470 cfiword_t cword;
471 int retval;
472
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100473 addr = flash_map (info, sect, offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200474 flash_make_cmd (info, cmd, &cword);
475 switch (info->portwidth) {
476 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100477 retval = ((flash_read8(addr) & cword.c) == cword.c);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200478 break;
479 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100480 retval = ((flash_read16(addr) & cword.w) == cword.w);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200481 break;
482 case FLASH_CFI_32BIT:
Stefan Roese47cc23c2008-01-02 14:05:37 +0100483 retval = ((flash_read32(addr) & cword.l) == cword.l);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200484 break;
485 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100486 retval = ((flash_read64(addr) & cword.ll) == cword.ll);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200487 break;
488 default:
489 retval = 0;
490 break;
491 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100492 flash_unmap(info, sect, offset, addr);
493
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200494 return retval;
495}
496
497/*-----------------------------------------------------------------------
498 */
499static int flash_toggle (flash_info_t * info, flash_sect_t sect,
500 uint offset, uchar cmd)
501{
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100502 void *addr;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200503 cfiword_t cword;
504 int retval;
505
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100506 addr = flash_map (info, sect, offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200507 flash_make_cmd (info, cmd, &cword);
508 switch (info->portwidth) {
509 case FLASH_CFI_8BIT:
Stefan Roesefb8c0612008-06-16 10:40:02 +0200510 retval = flash_read8(addr) != flash_read8(addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200511 break;
512 case FLASH_CFI_16BIT:
Stefan Roesefb8c0612008-06-16 10:40:02 +0200513 retval = flash_read16(addr) != flash_read16(addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200514 break;
515 case FLASH_CFI_32BIT:
Stefan Roesefb8c0612008-06-16 10:40:02 +0200516 retval = flash_read32(addr) != flash_read32(addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200517 break;
518 case FLASH_CFI_64BIT:
Wolfgang Denk9abda6b2008-10-31 01:12:28 +0100519 retval = ( (flash_read32( addr ) != flash_read32( addr )) ||
520 (flash_read32(addr+4) != flash_read32(addr+4)) );
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200521 break;
522 default:
523 retval = 0;
524 break;
525 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100526 flash_unmap(info, sect, offset, addr);
527
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200528 return retval;
529}
530
531/*
532 * flash_is_busy - check to see if the flash is busy
533 *
534 * This routine checks the status of the chip and returns true if the
535 * chip is busy.
536 */
537static int flash_is_busy (flash_info_t * info, flash_sect_t sect)
538{
539 int retval;
540
541 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400542 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200543 case CFI_CMDSET_INTEL_STANDARD:
544 case CFI_CMDSET_INTEL_EXTENDED:
545 retval = !flash_isset (info, sect, 0, FLASH_STATUS_DONE);
546 break;
547 case CFI_CMDSET_AMD_STANDARD:
548 case CFI_CMDSET_AMD_EXTENDED:
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100549#ifdef CONFIG_FLASH_CFI_LEGACY
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200550 case CFI_CMDSET_AMD_LEGACY:
551#endif
552 retval = flash_toggle (info, sect, 0, AMD_STATUS_TOGGLE);
553 break;
554 default:
555 retval = 0;
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100556 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200557 debug ("flash_is_busy: %d\n", retval);
558 return retval;
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100559}
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200560
561/*-----------------------------------------------------------------------
562 * wait for XSR.7 to be set. Time out with an error if it does not.
563 * This routine does not set the flash to read-array mode.
564 */
565static int flash_status_check (flash_info_t * info, flash_sect_t sector,
566 ulong tout, char *prompt)
567{
568 ulong start;
569
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200570#if CONFIG_SYS_HZ != 1000
Renato Andreolac40c94a2010-03-24 23:00:47 +0800571 if ((ulong)CONFIG_SYS_HZ > 100000)
572 tout *= (ulong)CONFIG_SYS_HZ / 1000; /* for a big HZ, avoid overflow */
573 else
574 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200575#endif
576
577 /* Wait for command completion */
Graeme Russe110c4f2011-07-15 02:18:56 +0000578#ifdef CONFIG_SYS_LOW_RES_TIMER
Thomas Chou22d6c8f2010-04-01 11:15:05 +0800579 reset_timer();
Graeme Russe110c4f2011-07-15 02:18:56 +0000580#endif
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200581 start = get_timer (0);
Jens Scharsig (BuS Elektronik)a9f5fab2012-01-27 09:29:53 +0100582 WATCHDOG_RESET();
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200583 while (flash_is_busy (info, sector)) {
584 if (get_timer (start) > tout) {
585 printf ("Flash %s timeout at address %lx data %lx\n",
586 prompt, info->start[sector],
587 flash_read_long (info, sector, 0));
588 flash_write_cmd (info, sector, 0, info->cmd_reset);
Stefan Roesee303be22013-04-12 19:04:54 +0200589 udelay(1);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200590 return ERR_TIMOUT;
591 }
592 udelay (1); /* also triggers watchdog */
593 }
594 return ERR_OK;
595}
596
597/*-----------------------------------------------------------------------
598 * Wait for XSR.7 to be set, if it times out print an error, otherwise
599 * do a full status check.
600 *
601 * This routine sets the flash to read-array mode.
602 */
603static int flash_full_status_check (flash_info_t * info, flash_sect_t sector,
604 ulong tout, char *prompt)
605{
606 int retcode;
607
608 retcode = flash_status_check (info, sector, tout, prompt);
609 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400610 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200611 case CFI_CMDSET_INTEL_EXTENDED:
612 case CFI_CMDSET_INTEL_STANDARD:
Ed Swarthout0d01f662008-10-09 01:26:36 -0500613 if ((retcode != ERR_OK)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200614 && !flash_isequal (info, sector, 0, FLASH_STATUS_DONE)) {
615 retcode = ERR_INVAL;
616 printf ("Flash %s error at address %lx\n", prompt,
617 info->start[sector]);
618 if (flash_isset (info, sector, 0, FLASH_STATUS_ECLBS |
619 FLASH_STATUS_PSLBS)) {
620 puts ("Command Sequence Error.\n");
621 } else if (flash_isset (info, sector, 0,
622 FLASH_STATUS_ECLBS)) {
623 puts ("Block Erase Error.\n");
624 retcode = ERR_NOT_ERASED;
625 } else if (flash_isset (info, sector, 0,
626 FLASH_STATUS_PSLBS)) {
627 puts ("Locking Error\n");
628 }
629 if (flash_isset (info, sector, 0, FLASH_STATUS_DPS)) {
630 puts ("Block locked.\n");
631 retcode = ERR_PROTECTED;
632 }
633 if (flash_isset (info, sector, 0, FLASH_STATUS_VPENS))
634 puts ("Vpp Low Error.\n");
635 }
636 flash_write_cmd (info, sector, 0, info->cmd_reset);
Aaron Williamsa90b9572011-04-12 00:59:04 -0700637 udelay(1);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200638 break;
639 default:
640 break;
641 }
642 return retcode;
643}
644
Thomas Choue5720822010-03-26 08:17:00 +0800645static int use_flash_status_poll(flash_info_t *info)
646{
647#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
648 if (info->vendor == CFI_CMDSET_AMD_EXTENDED ||
649 info->vendor == CFI_CMDSET_AMD_STANDARD)
650 return 1;
651#endif
652 return 0;
653}
654
655static int flash_status_poll(flash_info_t *info, void *src, void *dst,
656 ulong tout, char *prompt)
657{
658#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
659 ulong start;
660 int ready;
661
662#if CONFIG_SYS_HZ != 1000
663 if ((ulong)CONFIG_SYS_HZ > 100000)
664 tout *= (ulong)CONFIG_SYS_HZ / 1000; /* for a big HZ, avoid overflow */
665 else
666 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
667#endif
668
669 /* Wait for command completion */
Graeme Russe110c4f2011-07-15 02:18:56 +0000670#ifdef CONFIG_SYS_LOW_RES_TIMER
Thomas Chou22d6c8f2010-04-01 11:15:05 +0800671 reset_timer();
Graeme Russe110c4f2011-07-15 02:18:56 +0000672#endif
Thomas Choue5720822010-03-26 08:17:00 +0800673 start = get_timer(0);
Jens Scharsig (BuS Elektronik)a9f5fab2012-01-27 09:29:53 +0100674 WATCHDOG_RESET();
Thomas Choue5720822010-03-26 08:17:00 +0800675 while (1) {
676 switch (info->portwidth) {
677 case FLASH_CFI_8BIT:
678 ready = flash_read8(dst) == flash_read8(src);
679 break;
680 case FLASH_CFI_16BIT:
681 ready = flash_read16(dst) == flash_read16(src);
682 break;
683 case FLASH_CFI_32BIT:
684 ready = flash_read32(dst) == flash_read32(src);
685 break;
686 case FLASH_CFI_64BIT:
687 ready = flash_read64(dst) == flash_read64(src);
688 break;
689 default:
690 ready = 0;
691 break;
692 }
693 if (ready)
694 break;
695 if (get_timer(start) > tout) {
696 printf("Flash %s timeout at address %lx data %lx\n",
697 prompt, (ulong)dst, (ulong)flash_read8(dst));
698 return ERR_TIMOUT;
699 }
700 udelay(1); /* also triggers watchdog */
701 }
702#endif /* CONFIG_SYS_CFI_FLASH_STATUS_POLL */
703 return ERR_OK;
704}
705
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200706/*-----------------------------------------------------------------------
707 */
708static void flash_add_byte (flash_info_t * info, cfiword_t * cword, uchar c)
709{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200710#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200711 unsigned short w;
712 unsigned int l;
713 unsigned long long ll;
714#endif
715
716 switch (info->portwidth) {
717 case FLASH_CFI_8BIT:
718 cword->c = c;
719 break;
720 case FLASH_CFI_16BIT:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200721#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200722 w = c;
723 w <<= 8;
724 cword->w = (cword->w >> 8) | w;
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100725#else
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200726 cword->w = (cword->w << 8) | c;
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100727#endif
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200728 break;
729 case FLASH_CFI_32BIT:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200730#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200731 l = c;
732 l <<= 24;
733 cword->l = (cword->l >> 8) | l;
734#else
735 cword->l = (cword->l << 8) | c;
Stefan Roese2662b402006-04-01 13:41:03 +0200736#endif
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200737 break;
738 case FLASH_CFI_64BIT:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200739#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200740 ll = c;
741 ll <<= 56;
742 cword->ll = (cword->ll >> 8) | ll;
743#else
744 cword->ll = (cword->ll << 8) | c;
745#endif
746 break;
wdenk5653fc32004-02-08 22:55:38 +0000747 }
wdenk5653fc32004-02-08 22:55:38 +0000748}
749
Jens Gehrlein0f8e8512008-12-16 17:25:55 +0100750/*
751 * Loop through the sector table starting from the previously found sector.
752 * Searches forwards or backwards, dependent on the passed address.
wdenk5653fc32004-02-08 22:55:38 +0000753 */
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200754static flash_sect_t find_sector (flash_info_t * info, ulong addr)
wdenk7680c142005-05-16 15:23:22 +0000755{
Kim Phillips11dc4012012-10-29 13:34:45 +0000756 static flash_sect_t saved_sector; /* previously found sector */
Stefan Roesee303be22013-04-12 19:04:54 +0200757 static flash_info_t *saved_info; /* previously used flash bank */
Jens Gehrlein0f8e8512008-12-16 17:25:55 +0100758 flash_sect_t sector = saved_sector;
wdenk7680c142005-05-16 15:23:22 +0000759
Stefan Roesee303be22013-04-12 19:04:54 +0200760 if ((info != saved_info) || (sector >= info->sector_count))
761 sector = 0;
762
Jens Gehrlein0f8e8512008-12-16 17:25:55 +0100763 while ((info->start[sector] < addr)
764 && (sector < info->sector_count - 1))
765 sector++;
766 while ((info->start[sector] > addr) && (sector > 0))
767 /*
768 * also decrements the sector in case of an overshot
769 * in the first loop
770 */
771 sector--;
772
773 saved_sector = sector;
Stefan Roesee303be22013-04-12 19:04:54 +0200774 saved_info = info;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200775 return sector;
wdenk7680c142005-05-16 15:23:22 +0000776}
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200777
778/*-----------------------------------------------------------------------
779 */
780static int flash_write_cfiword (flash_info_t * info, ulong dest,
781 cfiword_t cword)
782{
Becky Bruce09ce9922009-02-02 16:34:51 -0600783 void *dstaddr = (void *)dest;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200784 int flag;
Jens Gehrleina7292872008-12-16 17:25:54 +0100785 flash_sect_t sect = 0;
786 char sect_found = 0;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200787
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200788 /* Check if Flash is (sufficiently) erased */
789 switch (info->portwidth) {
790 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100791 flag = ((flash_read8(dstaddr) & cword.c) == cword.c);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200792 break;
793 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100794 flag = ((flash_read16(dstaddr) & cword.w) == cword.w);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200795 break;
796 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100797 flag = ((flash_read32(dstaddr) & cword.l) == cword.l);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200798 break;
799 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100800 flag = ((flash_read64(dstaddr) & cword.ll) == cword.ll);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200801 break;
802 default:
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100803 flag = 0;
804 break;
805 }
Becky Bruce09ce9922009-02-02 16:34:51 -0600806 if (!flag)
Stefan Roese0dc80e22007-12-27 07:50:54 +0100807 return ERR_NOT_ERASED;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200808
809 /* Disable interrupts which might cause a timeout here */
810 flag = disable_interrupts ();
811
812 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400813 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200814 case CFI_CMDSET_INTEL_EXTENDED:
815 case CFI_CMDSET_INTEL_STANDARD:
816 flash_write_cmd (info, 0, 0, FLASH_CMD_CLEAR_STATUS);
817 flash_write_cmd (info, 0, 0, FLASH_CMD_WRITE);
818 break;
819 case CFI_CMDSET_AMD_EXTENDED:
820 case CFI_CMDSET_AMD_STANDARD:
Ed Swarthout0d01f662008-10-09 01:26:36 -0500821 sect = find_sector(info, dest);
822 flash_unlock_seq (info, sect);
823 flash_write_cmd (info, sect, info->addr_unlock1, AMD_CMD_WRITE);
Jens Gehrleina7292872008-12-16 17:25:54 +0100824 sect_found = 1;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200825 break;
Po-Yu Chuangb4db4a72009-07-10 18:03:57 +0800826#ifdef CONFIG_FLASH_CFI_LEGACY
827 case CFI_CMDSET_AMD_LEGACY:
828 sect = find_sector(info, dest);
829 flash_unlock_seq (info, 0);
830 flash_write_cmd (info, 0, info->addr_unlock1, AMD_CMD_WRITE);
831 sect_found = 1;
832 break;
833#endif
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200834 }
835
836 switch (info->portwidth) {
837 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100838 flash_write8(cword.c, dstaddr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200839 break;
840 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100841 flash_write16(cword.w, dstaddr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200842 break;
843 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100844 flash_write32(cword.l, dstaddr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200845 break;
846 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100847 flash_write64(cword.ll, dstaddr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200848 break;
849 }
850
851 /* re-enable interrupts if necessary */
852 if (flag)
853 enable_interrupts ();
854
Jens Gehrleina7292872008-12-16 17:25:54 +0100855 if (!sect_found)
856 sect = find_sector (info, dest);
857
Thomas Choue5720822010-03-26 08:17:00 +0800858 if (use_flash_status_poll(info))
859 return flash_status_poll(info, &cword, dstaddr,
860 info->write_tout, "write");
861 else
862 return flash_full_status_check(info, sect,
863 info->write_tout, "write");
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200864}
865
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200866#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200867
868static int flash_write_cfibuffer (flash_info_t * info, ulong dest, uchar * cp,
869 int len)
870{
871 flash_sect_t sector;
872 int cnt;
873 int retcode;
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100874 void *src = cp;
Stefan Roeseec21d5c2009-02-05 11:25:57 +0100875 void *dst = (void *)dest;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100876 void *dst2 = dst;
Tao Hou85c344e2012-03-15 23:33:58 +0800877 int flag = 1;
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200878 uint offset = 0;
879 unsigned int shift;
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400880 uchar write_cmd;
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100881
Stefan Roese0dc80e22007-12-27 07:50:54 +0100882 switch (info->portwidth) {
883 case FLASH_CFI_8BIT:
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200884 shift = 0;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100885 break;
886 case FLASH_CFI_16BIT:
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200887 shift = 1;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100888 break;
889 case FLASH_CFI_32BIT:
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200890 shift = 2;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100891 break;
892 case FLASH_CFI_64BIT:
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200893 shift = 3;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100894 break;
895 default:
896 retcode = ERR_INVAL;
897 goto out_unmap;
898 }
899
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200900 cnt = len >> shift;
901
Tao Hou85c344e2012-03-15 23:33:58 +0800902 while ((cnt-- > 0) && (flag == 1)) {
Stefan Roese0dc80e22007-12-27 07:50:54 +0100903 switch (info->portwidth) {
904 case FLASH_CFI_8BIT:
905 flag = ((flash_read8(dst2) & flash_read8(src)) ==
906 flash_read8(src));
907 src += 1, dst2 += 1;
908 break;
909 case FLASH_CFI_16BIT:
910 flag = ((flash_read16(dst2) & flash_read16(src)) ==
911 flash_read16(src));
912 src += 2, dst2 += 2;
913 break;
914 case FLASH_CFI_32BIT:
915 flag = ((flash_read32(dst2) & flash_read32(src)) ==
916 flash_read32(src));
917 src += 4, dst2 += 4;
918 break;
919 case FLASH_CFI_64BIT:
920 flag = ((flash_read64(dst2) & flash_read64(src)) ==
921 flash_read64(src));
922 src += 8, dst2 += 8;
923 break;
924 }
925 }
926 if (!flag) {
927 retcode = ERR_NOT_ERASED;
928 goto out_unmap;
929 }
930
931 src = cp;
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100932 sector = find_sector (info, dest);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200933
934 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400935 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200936 case CFI_CMDSET_INTEL_STANDARD:
937 case CFI_CMDSET_INTEL_EXTENDED:
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400938 write_cmd = (info->vendor == CFI_CMDSET_INTEL_PROG_REGIONS) ?
939 FLASH_CMD_WRITE_BUFFER_PROG : FLASH_CMD_WRITE_TO_BUFFER;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200940 flash_write_cmd (info, sector, 0, FLASH_CMD_CLEAR_STATUS);
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400941 flash_write_cmd (info, sector, 0, FLASH_CMD_READ_STATUS);
942 flash_write_cmd (info, sector, 0, write_cmd);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200943 retcode = flash_status_check (info, sector,
944 info->buffer_write_tout,
945 "write to buffer");
946 if (retcode == ERR_OK) {
947 /* reduce the number of loops by the width of
948 * the port */
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200949 cnt = len >> shift;
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400950 flash_write_cmd (info, sector, 0, cnt - 1);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200951 while (cnt-- > 0) {
952 switch (info->portwidth) {
953 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100954 flash_write8(flash_read8(src), dst);
955 src += 1, dst += 1;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200956 break;
957 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100958 flash_write16(flash_read16(src), dst);
959 src += 2, dst += 2;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200960 break;
961 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100962 flash_write32(flash_read32(src), dst);
963 src += 4, dst += 4;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200964 break;
965 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100966 flash_write64(flash_read64(src), dst);
967 src += 8, dst += 8;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200968 break;
969 default:
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100970 retcode = ERR_INVAL;
971 goto out_unmap;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200972 }
973 }
974 flash_write_cmd (info, sector, 0,
975 FLASH_CMD_WRITE_BUFFER_CONFIRM);
976 retcode = flash_full_status_check (
977 info, sector, info->buffer_write_tout,
978 "buffer write");
979 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100980
981 break;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200982
983 case CFI_CMDSET_AMD_STANDARD:
984 case CFI_CMDSET_AMD_EXTENDED:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200985 flash_unlock_seq(info,0);
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200986
987#ifdef CONFIG_FLASH_SPANSION_S29WS_N
988 offset = ((unsigned long)dst - info->start[sector]) >> shift;
989#endif
990 flash_write_cmd(info, sector, offset, AMD_CMD_WRITE_TO_BUFFER);
991 cnt = len >> shift;
John Schmoller7dedefd2009-08-12 10:55:47 -0500992 flash_write_cmd(info, sector, offset, cnt - 1);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200993
994 switch (info->portwidth) {
995 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100996 while (cnt-- > 0) {
997 flash_write8(flash_read8(src), dst);
998 src += 1, dst += 1;
999 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001000 break;
1001 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +01001002 while (cnt-- > 0) {
1003 flash_write16(flash_read16(src), dst);
1004 src += 2, dst += 2;
1005 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001006 break;
1007 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +01001008 while (cnt-- > 0) {
1009 flash_write32(flash_read32(src), dst);
1010 src += 4, dst += 4;
1011 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001012 break;
1013 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +01001014 while (cnt-- > 0) {
1015 flash_write64(flash_read64(src), dst);
1016 src += 8, dst += 8;
1017 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001018 break;
1019 default:
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001020 retcode = ERR_INVAL;
1021 goto out_unmap;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001022 }
1023
1024 flash_write_cmd (info, sector, 0, AMD_CMD_WRITE_BUFFER_CONFIRM);
Thomas Choue5720822010-03-26 08:17:00 +08001025 if (use_flash_status_poll(info))
1026 retcode = flash_status_poll(info, src - (1 << shift),
1027 dst - (1 << shift),
1028 info->buffer_write_tout,
1029 "buffer write");
1030 else
1031 retcode = flash_full_status_check(info, sector,
1032 info->buffer_write_tout,
1033 "buffer write");
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001034 break;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001035
1036 default:
1037 debug ("Unknown Command Set\n");
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001038 retcode = ERR_INVAL;
1039 break;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001040 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001041
1042out_unmap:
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001043 return retcode;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001044}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001045#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001046
wdenk7680c142005-05-16 15:23:22 +00001047
1048/*-----------------------------------------------------------------------
1049 */
wdenkbf9e3b32004-02-12 00:47:09 +00001050int flash_erase (flash_info_t * info, int s_first, int s_last)
wdenk5653fc32004-02-08 22:55:38 +00001051{
1052 int rcode = 0;
1053 int prot;
1054 flash_sect_t sect;
Thomas Choue5720822010-03-26 08:17:00 +08001055 int st;
wdenk5653fc32004-02-08 22:55:38 +00001056
wdenkbf9e3b32004-02-12 00:47:09 +00001057 if (info->flash_id != FLASH_MAN_CFI) {
wdenk4b9206e2004-03-23 22:14:11 +00001058 puts ("Can't erase unknown flash type - aborted\n");
wdenk5653fc32004-02-08 22:55:38 +00001059 return 1;
1060 }
1061 if ((s_first < 0) || (s_first > s_last)) {
wdenk4b9206e2004-03-23 22:14:11 +00001062 puts ("- no sectors to erase\n");
wdenk5653fc32004-02-08 22:55:38 +00001063 return 1;
1064 }
1065
1066 prot = 0;
wdenkbf9e3b32004-02-12 00:47:09 +00001067 for (sect = s_first; sect <= s_last; ++sect) {
wdenk5653fc32004-02-08 22:55:38 +00001068 if (info->protect[sect]) {
1069 prot++;
1070 }
1071 }
1072 if (prot) {
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001073 printf ("- Warning: %d protected sectors will not be erased!\n",
1074 prot);
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01001075 } else if (flash_verbose) {
wdenk4b9206e2004-03-23 22:14:11 +00001076 putc ('\n');
wdenk5653fc32004-02-08 22:55:38 +00001077 }
1078
1079
wdenkbf9e3b32004-02-12 00:47:09 +00001080 for (sect = s_first; sect <= s_last; sect++) {
Joe Hershbergerde15a062012-08-17 15:36:41 -05001081 if (ctrlc()) {
1082 printf("\n");
1083 return 1;
1084 }
1085
wdenk5653fc32004-02-08 22:55:38 +00001086 if (info->protect[sect] == 0) { /* not protected */
Joe Hershberger6822a642012-08-17 15:36:40 -05001087#ifdef CONFIG_SYS_FLASH_CHECK_BLANK_BEFORE_ERASE
1088 int k;
1089 int size;
1090 int erased;
1091 u32 *flash;
1092
1093 /*
1094 * Check if whole sector is erased
1095 */
1096 size = flash_sector_size(info, sect);
1097 erased = 1;
1098 flash = (u32 *)info->start[sect];
1099 /* divide by 4 for longword access */
1100 size = size >> 2;
1101 for (k = 0; k < size; k++) {
1102 if (flash_read32(flash++) != 0xffffffff) {
1103 erased = 0;
1104 break;
1105 }
1106 }
1107 if (erased) {
1108 if (flash_verbose)
1109 putc(',');
1110 continue;
1111 }
1112#endif
wdenkbf9e3b32004-02-12 00:47:09 +00001113 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001114 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk5653fc32004-02-08 22:55:38 +00001115 case CFI_CMDSET_INTEL_STANDARD:
1116 case CFI_CMDSET_INTEL_EXTENDED:
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001117 flash_write_cmd (info, sect, 0,
1118 FLASH_CMD_CLEAR_STATUS);
1119 flash_write_cmd (info, sect, 0,
1120 FLASH_CMD_BLOCK_ERASE);
1121 flash_write_cmd (info, sect, 0,
1122 FLASH_CMD_ERASE_CONFIRM);
wdenk5653fc32004-02-08 22:55:38 +00001123 break;
1124 case CFI_CMDSET_AMD_STANDARD:
1125 case CFI_CMDSET_AMD_EXTENDED:
wdenkbf9e3b32004-02-12 00:47:09 +00001126 flash_unlock_seq (info, sect);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001127 flash_write_cmd (info, sect,
1128 info->addr_unlock1,
1129 AMD_CMD_ERASE_START);
wdenkbf9e3b32004-02-12 00:47:09 +00001130 flash_unlock_seq (info, sect);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001131 flash_write_cmd (info, sect, 0,
Angelo Dureghello07b2c5c2012-12-01 01:14:18 +01001132 info->cmd_erase_sector);
wdenk5653fc32004-02-08 22:55:38 +00001133 break;
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001134#ifdef CONFIG_FLASH_CFI_LEGACY
1135 case CFI_CMDSET_AMD_LEGACY:
1136 flash_unlock_seq (info, 0);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001137 flash_write_cmd (info, 0, info->addr_unlock1,
1138 AMD_CMD_ERASE_START);
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001139 flash_unlock_seq (info, 0);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001140 flash_write_cmd (info, sect, 0,
1141 AMD_CMD_ERASE_SECTOR);
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001142 break;
1143#endif
wdenk5653fc32004-02-08 22:55:38 +00001144 default:
wdenkbf9e3b32004-02-12 00:47:09 +00001145 debug ("Unkown flash vendor %d\n",
1146 info->vendor);
wdenk5653fc32004-02-08 22:55:38 +00001147 break;
1148 }
1149
Thomas Choue5720822010-03-26 08:17:00 +08001150 if (use_flash_status_poll(info)) {
Kim Phillips11dc4012012-10-29 13:34:45 +00001151 cfiword_t cword;
Thomas Choue5720822010-03-26 08:17:00 +08001152 void *dest;
Kim Phillips11dc4012012-10-29 13:34:45 +00001153 cword.ll = 0xffffffffffffffffULL;
Thomas Choue5720822010-03-26 08:17:00 +08001154 dest = flash_map(info, sect, 0);
1155 st = flash_status_poll(info, &cword, dest,
1156 info->erase_blk_tout, "erase");
1157 flash_unmap(info, sect, 0, dest);
1158 } else
1159 st = flash_full_status_check(info, sect,
1160 info->erase_blk_tout,
1161 "erase");
1162 if (st)
wdenk5653fc32004-02-08 22:55:38 +00001163 rcode = 1;
Thomas Choue5720822010-03-26 08:17:00 +08001164 else if (flash_verbose)
wdenk4b9206e2004-03-23 22:14:11 +00001165 putc ('.');
wdenk5653fc32004-02-08 22:55:38 +00001166 }
1167 }
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01001168
1169 if (flash_verbose)
1170 puts (" done\n");
1171
wdenk5653fc32004-02-08 22:55:38 +00001172 return rcode;
1173}
1174
Stefan Roese70084df2010-08-13 09:36:36 +02001175#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
1176static int sector_erased(flash_info_t *info, int i)
1177{
1178 int k;
1179 int size;
Stefan Roese4d2ca9d2010-10-25 18:31:39 +02001180 u32 *flash;
Stefan Roese70084df2010-08-13 09:36:36 +02001181
1182 /*
1183 * Check if whole sector is erased
1184 */
1185 size = flash_sector_size(info, i);
Stefan Roese4d2ca9d2010-10-25 18:31:39 +02001186 flash = (u32 *)info->start[i];
Stefan Roese70084df2010-08-13 09:36:36 +02001187 /* divide by 4 for longword access */
1188 size = size >> 2;
1189
1190 for (k = 0; k < size; k++) {
Stefan Roese4d2ca9d2010-10-25 18:31:39 +02001191 if (flash_read32(flash++) != 0xffffffff)
Stefan Roese70084df2010-08-13 09:36:36 +02001192 return 0; /* not erased */
1193 }
1194
1195 return 1; /* erased */
1196}
1197#endif /* CONFIG_SYS_FLASH_EMPTY_INFO */
1198
wdenkbf9e3b32004-02-12 00:47:09 +00001199void flash_print_info (flash_info_t * info)
wdenk5653fc32004-02-08 22:55:38 +00001200{
1201 int i;
1202
1203 if (info->flash_id != FLASH_MAN_CFI) {
wdenk4b9206e2004-03-23 22:14:11 +00001204 puts ("missing or unknown FLASH type\n");
wdenk5653fc32004-02-08 22:55:38 +00001205 return;
1206 }
1207
Peter Tysereddf52b2010-12-28 18:12:05 -06001208 printf ("%s flash (%d x %d)",
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001209 info->name,
wdenkbf9e3b32004-02-12 00:47:09 +00001210 (info->portwidth << 3), (info->chipwidth << 3));
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001211 if (info->size < 1024*1024)
1212 printf (" Size: %ld kB in %d Sectors\n",
1213 info->size >> 10, info->sector_count);
1214 else
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001215 printf (" Size: %ld MB in %d Sectors\n",
1216 info->size >> 20, info->sector_count);
Stefan Roese260421a2006-11-13 13:55:24 +01001217 printf (" ");
1218 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001219 case CFI_CMDSET_INTEL_PROG_REGIONS:
1220 printf ("Intel Prog Regions");
1221 break;
Stefan Roese260421a2006-11-13 13:55:24 +01001222 case CFI_CMDSET_INTEL_STANDARD:
1223 printf ("Intel Standard");
1224 break;
1225 case CFI_CMDSET_INTEL_EXTENDED:
1226 printf ("Intel Extended");
1227 break;
1228 case CFI_CMDSET_AMD_STANDARD:
1229 printf ("AMD Standard");
1230 break;
1231 case CFI_CMDSET_AMD_EXTENDED:
1232 printf ("AMD Extended");
1233 break;
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001234#ifdef CONFIG_FLASH_CFI_LEGACY
1235 case CFI_CMDSET_AMD_LEGACY:
1236 printf ("AMD Legacy");
1237 break;
1238#endif
Stefan Roese260421a2006-11-13 13:55:24 +01001239 default:
1240 printf ("Unknown (%d)", info->vendor);
1241 break;
1242 }
Philippe De Muyterd77c7ac2010-08-10 16:54:52 +02001243 printf (" command set, Manufacturer ID: 0x%02X, Device ID: 0x",
1244 info->manufacturer_id);
1245 printf (info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
1246 info->device_id);
Heiko Schocher5b448ad2011-04-11 14:16:19 +02001247 if ((info->device_id & 0xff) == 0x7E) {
1248 printf(info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
1249 info->device_id2);
Stefan Roese260421a2006-11-13 13:55:24 +01001250 }
Stefan Roesed2af0282012-12-06 15:44:12 +01001251 if ((info->vendor == CFI_CMDSET_AMD_STANDARD) && (info->legacy_unlock))
1252 printf("\n Advanced Sector Protection (PPB) enabled");
Stefan Roese260421a2006-11-13 13:55:24 +01001253 printf ("\n Erase timeout: %ld ms, write timeout: %ld ms\n",
wdenk028ab6b2004-02-23 23:54:43 +00001254 info->erase_blk_tout,
Stefan Roese260421a2006-11-13 13:55:24 +01001255 info->write_tout);
1256 if (info->buffer_size > 1) {
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001257 printf (" Buffer write timeout: %ld ms, "
1258 "buffer size: %d bytes\n",
wdenk028ab6b2004-02-23 23:54:43 +00001259 info->buffer_write_tout,
1260 info->buffer_size);
Stefan Roese260421a2006-11-13 13:55:24 +01001261 }
wdenk5653fc32004-02-08 22:55:38 +00001262
Stefan Roese260421a2006-11-13 13:55:24 +01001263 puts ("\n Sector Start Addresses:");
wdenkbf9e3b32004-02-12 00:47:09 +00001264 for (i = 0; i < info->sector_count; ++i) {
Kim Phillips2e973942010-07-26 18:35:39 -05001265 if (ctrlc())
Stefan Roese70084df2010-08-13 09:36:36 +02001266 break;
Stefan Roese260421a2006-11-13 13:55:24 +01001267 if ((i % 5) == 0)
Stefan Roese70084df2010-08-13 09:36:36 +02001268 putc('\n');
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001269#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
wdenk5653fc32004-02-08 22:55:38 +00001270 /* print empty and read-only info */
Stefan Roese260421a2006-11-13 13:55:24 +01001271 printf (" %08lX %c %s ",
wdenk5653fc32004-02-08 22:55:38 +00001272 info->start[i],
Stefan Roese70084df2010-08-13 09:36:36 +02001273 sector_erased(info, i) ? 'E' : ' ',
Stefan Roese260421a2006-11-13 13:55:24 +01001274 info->protect[i] ? "RO" : " ");
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001275#else /* ! CONFIG_SYS_FLASH_EMPTY_INFO */
Stefan Roese260421a2006-11-13 13:55:24 +01001276 printf (" %08lX %s ",
1277 info->start[i],
1278 info->protect[i] ? "RO" : " ");
wdenk5653fc32004-02-08 22:55:38 +00001279#endif
1280 }
wdenk4b9206e2004-03-23 22:14:11 +00001281 putc ('\n');
wdenk5653fc32004-02-08 22:55:38 +00001282 return;
1283}
1284
1285/*-----------------------------------------------------------------------
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001286 * This is used in a few places in write_buf() to show programming
1287 * progress. Making it a function is nasty because it needs to do side
1288 * effect updates to digit and dots. Repeated code is nasty too, so
1289 * we define it once here.
1290 */
Stefan Roesef0105722008-03-19 07:09:26 +01001291#ifdef CONFIG_FLASH_SHOW_PROGRESS
1292#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub) \
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01001293 if (flash_verbose) { \
1294 dots -= dots_sub; \
1295 if ((scale > 0) && (dots <= 0)) { \
1296 if ((digit % 5) == 0) \
1297 printf ("%d", digit / 5); \
1298 else \
1299 putc ('.'); \
1300 digit--; \
1301 dots += scale; \
1302 } \
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001303 }
Stefan Roesef0105722008-03-19 07:09:26 +01001304#else
1305#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub)
1306#endif
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001307
1308/*-----------------------------------------------------------------------
wdenk5653fc32004-02-08 22:55:38 +00001309 * Copy memory to flash, returns:
1310 * 0 - OK
1311 * 1 - write timeout
1312 * 2 - Flash not erased
1313 */
wdenkbf9e3b32004-02-12 00:47:09 +00001314int write_buff (flash_info_t * info, uchar * src, ulong addr, ulong cnt)
wdenk5653fc32004-02-08 22:55:38 +00001315{
1316 ulong wp;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001317 uchar *p;
wdenk5653fc32004-02-08 22:55:38 +00001318 int aln;
1319 cfiword_t cword;
1320 int i, rc;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001321#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
wdenkbf9e3b32004-02-12 00:47:09 +00001322 int buffered_size;
1323#endif
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001324#ifdef CONFIG_FLASH_SHOW_PROGRESS
1325 int digit = CONFIG_FLASH_SHOW_PROGRESS;
1326 int scale = 0;
1327 int dots = 0;
1328
1329 /*
1330 * Suppress if there are fewer than CONFIG_FLASH_SHOW_PROGRESS writes.
1331 */
1332 if (cnt >= CONFIG_FLASH_SHOW_PROGRESS) {
1333 scale = (int)((cnt + CONFIG_FLASH_SHOW_PROGRESS - 1) /
1334 CONFIG_FLASH_SHOW_PROGRESS);
1335 }
1336#endif
1337
wdenkbf9e3b32004-02-12 00:47:09 +00001338 /* get lower aligned address */
wdenk5653fc32004-02-08 22:55:38 +00001339 wp = (addr & ~(info->portwidth - 1));
1340
1341 /* handle unaligned start */
wdenkbf9e3b32004-02-12 00:47:09 +00001342 if ((aln = addr - wp) != 0) {
wdenk5653fc32004-02-08 22:55:38 +00001343 cword.l = 0;
Becky Bruce09ce9922009-02-02 16:34:51 -06001344 p = (uchar *)wp;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001345 for (i = 0; i < aln; ++i)
1346 flash_add_byte (info, &cword, flash_read8(p + i));
wdenk5653fc32004-02-08 22:55:38 +00001347
wdenkbf9e3b32004-02-12 00:47:09 +00001348 for (; (i < info->portwidth) && (cnt > 0); i++) {
1349 flash_add_byte (info, &cword, *src++);
wdenk5653fc32004-02-08 22:55:38 +00001350 cnt--;
wdenk5653fc32004-02-08 22:55:38 +00001351 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001352 for (; (cnt == 0) && (i < info->portwidth); ++i)
1353 flash_add_byte (info, &cword, flash_read8(p + i));
1354
1355 rc = flash_write_cfiword (info, wp, cword);
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001356 if (rc != 0)
wdenk5653fc32004-02-08 22:55:38 +00001357 return rc;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001358
1359 wp += i;
Stefan Roesef0105722008-03-19 07:09:26 +01001360 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
wdenk5653fc32004-02-08 22:55:38 +00001361 }
1362
wdenkbf9e3b32004-02-12 00:47:09 +00001363 /* handle the aligned part */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001364#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
wdenkbf9e3b32004-02-12 00:47:09 +00001365 buffered_size = (info->portwidth / info->chipwidth);
1366 buffered_size *= info->buffer_size;
1367 while (cnt >= info->portwidth) {
Stefan Roese79b4cda2006-02-28 15:29:58 +01001368 /* prohibit buffer write when buffer_size is 1 */
1369 if (info->buffer_size == 1) {
1370 cword.l = 0;
1371 for (i = 0; i < info->portwidth; i++)
1372 flash_add_byte (info, &cword, *src++);
1373 if ((rc = flash_write_cfiword (info, wp, cword)) != 0)
1374 return rc;
1375 wp += info->portwidth;
1376 cnt -= info->portwidth;
1377 continue;
1378 }
1379
1380 /* write buffer until next buffered_size aligned boundary */
1381 i = buffered_size - (wp % buffered_size);
1382 if (i > cnt)
1383 i = cnt;
wdenkbf9e3b32004-02-12 00:47:09 +00001384 if ((rc = flash_write_cfibuffer (info, wp, src, i)) != ERR_OK)
wdenk5653fc32004-02-08 22:55:38 +00001385 return rc;
Wolfgang Denk8d4ba3d2005-08-12 22:35:59 +02001386 i -= i & (info->portwidth - 1);
wdenk5653fc32004-02-08 22:55:38 +00001387 wp += i;
1388 src += i;
wdenkbf9e3b32004-02-12 00:47:09 +00001389 cnt -= i;
Stefan Roesef0105722008-03-19 07:09:26 +01001390 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
Joe Hershbergerde15a062012-08-17 15:36:41 -05001391 /* Only check every once in a while */
1392 if ((cnt & 0xFFFF) < buffered_size && ctrlc())
1393 return ERR_ABORTED;
wdenk5653fc32004-02-08 22:55:38 +00001394 }
1395#else
wdenkbf9e3b32004-02-12 00:47:09 +00001396 while (cnt >= info->portwidth) {
wdenk5653fc32004-02-08 22:55:38 +00001397 cword.l = 0;
wdenkbf9e3b32004-02-12 00:47:09 +00001398 for (i = 0; i < info->portwidth; i++) {
1399 flash_add_byte (info, &cword, *src++);
wdenk5653fc32004-02-08 22:55:38 +00001400 }
wdenkbf9e3b32004-02-12 00:47:09 +00001401 if ((rc = flash_write_cfiword (info, wp, cword)) != 0)
wdenk5653fc32004-02-08 22:55:38 +00001402 return rc;
1403 wp += info->portwidth;
1404 cnt -= info->portwidth;
Stefan Roesef0105722008-03-19 07:09:26 +01001405 FLASH_SHOW_PROGRESS(scale, dots, digit, info->portwidth);
Joe Hershbergerde15a062012-08-17 15:36:41 -05001406 /* Only check every once in a while */
1407 if ((cnt & 0xFFFF) < info->portwidth && ctrlc())
1408 return ERR_ABORTED;
wdenk5653fc32004-02-08 22:55:38 +00001409 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001410#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001411
wdenk5653fc32004-02-08 22:55:38 +00001412 if (cnt == 0) {
1413 return (0);
1414 }
1415
1416 /*
1417 * handle unaligned tail bytes
1418 */
1419 cword.l = 0;
Becky Bruce09ce9922009-02-02 16:34:51 -06001420 p = (uchar *)wp;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001421 for (i = 0; (i < info->portwidth) && (cnt > 0); ++i) {
wdenkbf9e3b32004-02-12 00:47:09 +00001422 flash_add_byte (info, &cword, *src++);
wdenk5653fc32004-02-08 22:55:38 +00001423 --cnt;
1424 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001425 for (; i < info->portwidth; ++i)
1426 flash_add_byte (info, &cword, flash_read8(p + i));
wdenk5653fc32004-02-08 22:55:38 +00001427
wdenkbf9e3b32004-02-12 00:47:09 +00001428 return flash_write_cfiword (info, wp, cword);
wdenk5653fc32004-02-08 22:55:38 +00001429}
1430
Stefan Roese20043a42012-12-06 15:44:09 +01001431static inline int manufact_match(flash_info_t *info, u32 manu)
1432{
1433 return info->manufacturer_id == ((manu & FLASH_VENDMASK) >> 16);
1434}
1435
wdenk5653fc32004-02-08 22:55:38 +00001436/*-----------------------------------------------------------------------
1437 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001438#ifdef CONFIG_SYS_FLASH_PROTECTION
wdenk5653fc32004-02-08 22:55:38 +00001439
Holger Brunck81316a92012-08-09 10:22:41 +02001440static int cfi_protect_bugfix(flash_info_t *info, long sector, int prot)
1441{
Stefan Roese20043a42012-12-06 15:44:09 +01001442 if (manufact_match(info, INTEL_MANUFACT)
Kim Phillips11dc4012012-10-29 13:34:45 +00001443 && info->device_id == NUMONYX_256MBIT) {
Holger Brunck81316a92012-08-09 10:22:41 +02001444 /*
1445 * see errata called
1446 * "Numonyx Axcell P33/P30 Specification Update" :)
1447 */
1448 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_ID);
1449 if (!flash_isequal(info, sector, FLASH_OFFSET_PROTECT,
1450 prot)) {
1451 /*
1452 * cmd must come before FLASH_CMD_PROTECT + 20us
1453 * Disable interrupts which might cause a timeout here.
1454 */
1455 int flag = disable_interrupts();
1456 unsigned short cmd;
1457
1458 if (prot)
1459 cmd = FLASH_CMD_PROTECT_SET;
1460 else
1461 cmd = FLASH_CMD_PROTECT_CLEAR;
1462 flash_write_cmd(info, sector, 0,
1463 FLASH_CMD_PROTECT);
1464 flash_write_cmd(info, sector, 0, cmd);
1465 /* re-enable interrupts if necessary */
1466 if (flag)
1467 enable_interrupts();
1468 }
1469 return 1;
1470 }
1471 return 0;
1472}
1473
wdenkbf9e3b32004-02-12 00:47:09 +00001474int flash_real_protect (flash_info_t * info, long sector, int prot)
wdenk5653fc32004-02-08 22:55:38 +00001475{
1476 int retcode = 0;
1477
Rafael Camposbc9019e2008-07-31 10:22:20 +02001478 switch (info->vendor) {
1479 case CFI_CMDSET_INTEL_PROG_REGIONS:
1480 case CFI_CMDSET_INTEL_STANDARD:
Nick Spence9e8e63c2008-08-19 22:21:16 -07001481 case CFI_CMDSET_INTEL_EXTENDED:
Holger Brunck81316a92012-08-09 10:22:41 +02001482 if (!cfi_protect_bugfix(info, sector, prot)) {
1483 flash_write_cmd(info, sector, 0,
1484 FLASH_CMD_CLEAR_STATUS);
1485 flash_write_cmd(info, sector, 0,
1486 FLASH_CMD_PROTECT);
Philippe De Muyter54652992010-08-17 18:40:25 +02001487 if (prot)
Holger Brunck81316a92012-08-09 10:22:41 +02001488 flash_write_cmd(info, sector, 0,
1489 FLASH_CMD_PROTECT_SET);
Philippe De Muyter54652992010-08-17 18:40:25 +02001490 else
Holger Brunck81316a92012-08-09 10:22:41 +02001491 flash_write_cmd(info, sector, 0,
1492 FLASH_CMD_PROTECT_CLEAR);
Philippe De Muyter54652992010-08-17 18:40:25 +02001493
Philippe De Muyter54652992010-08-17 18:40:25 +02001494 }
Rafael Camposbc9019e2008-07-31 10:22:20 +02001495 break;
1496 case CFI_CMDSET_AMD_EXTENDED:
1497 case CFI_CMDSET_AMD_STANDARD:
Rafael Camposbc9019e2008-07-31 10:22:20 +02001498 /* U-Boot only checks the first byte */
Stefan Roese20043a42012-12-06 15:44:09 +01001499 if (manufact_match(info, ATM_MANUFACT)) {
Rafael Camposbc9019e2008-07-31 10:22:20 +02001500 if (prot) {
1501 flash_unlock_seq (info, 0);
1502 flash_write_cmd (info, 0,
1503 info->addr_unlock1,
1504 ATM_CMD_SOFTLOCK_START);
1505 flash_unlock_seq (info, 0);
1506 flash_write_cmd (info, sector, 0,
1507 ATM_CMD_LOCK_SECT);
1508 } else {
1509 flash_write_cmd (info, 0,
1510 info->addr_unlock1,
1511 AMD_CMD_UNLOCK_START);
1512 if (info->device_id == ATM_ID_BV6416)
1513 flash_write_cmd (info, sector,
1514 0, ATM_CMD_UNLOCK_SECT);
1515 }
1516 }
Stefan Roeseac6b9112012-12-06 15:44:11 +01001517 if (info->legacy_unlock) {
Anatolij Gustschin66863b02012-08-09 08:18:12 +02001518 int flag = disable_interrupts();
1519 int lock_flag;
1520
1521 flash_unlock_seq(info, 0);
1522 flash_write_cmd(info, 0, info->addr_unlock1,
1523 AMD_CMD_SET_PPB_ENTRY);
1524 lock_flag = flash_isset(info, sector, 0, 0x01);
1525 if (prot) {
1526 if (lock_flag) {
1527 flash_write_cmd(info, sector, 0,
1528 AMD_CMD_PPB_LOCK_BC1);
1529 flash_write_cmd(info, sector, 0,
1530 AMD_CMD_PPB_LOCK_BC2);
1531 }
1532 debug("sector %ld %slocked\n", sector,
1533 lock_flag ? "" : "already ");
1534 } else {
1535 if (!lock_flag) {
1536 debug("unlock %ld\n", sector);
1537 flash_write_cmd(info, 0, 0,
1538 AMD_CMD_PPB_UNLOCK_BC1);
1539 flash_write_cmd(info, 0, 0,
1540 AMD_CMD_PPB_UNLOCK_BC2);
1541 }
1542 debug("sector %ld %sunlocked\n", sector,
1543 !lock_flag ? "" : "already ");
1544 }
1545 if (flag)
1546 enable_interrupts();
1547
1548 if (flash_status_check(info, sector,
1549 info->erase_blk_tout,
1550 prot ? "protect" : "unprotect"))
1551 printf("status check error\n");
1552
1553 flash_write_cmd(info, 0, 0,
1554 AMD_CMD_SET_PPB_EXIT_BC1);
1555 flash_write_cmd(info, 0, 0,
1556 AMD_CMD_SET_PPB_EXIT_BC2);
1557 }
Rafael Camposbc9019e2008-07-31 10:22:20 +02001558 break;
TsiChung Liew4e00acd2008-08-19 16:53:39 +00001559#ifdef CONFIG_FLASH_CFI_LEGACY
1560 case CFI_CMDSET_AMD_LEGACY:
1561 flash_write_cmd (info, sector, 0, FLASH_CMD_CLEAR_STATUS);
1562 flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT);
1563 if (prot)
1564 flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT_SET);
1565 else
1566 flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT_CLEAR);
1567#endif
Rafael Camposbc9019e2008-07-31 10:22:20 +02001568 };
wdenk5653fc32004-02-08 22:55:38 +00001569
Stefan Roesedf4e8132010-10-25 18:31:29 +02001570 /*
1571 * Flash needs to be in status register read mode for
1572 * flash_full_status_check() to work correctly
1573 */
1574 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_STATUS);
wdenkbf9e3b32004-02-12 00:47:09 +00001575 if ((retcode =
1576 flash_full_status_check (info, sector, info->erase_blk_tout,
1577 prot ? "protect" : "unprotect")) == 0) {
wdenk5653fc32004-02-08 22:55:38 +00001578
1579 info->protect[sector] = prot;
Stefan Roese2662b402006-04-01 13:41:03 +02001580
1581 /*
1582 * On some of Intel's flash chips (marked via legacy_unlock)
1583 * unprotect unprotects all locking.
1584 */
1585 if ((prot == 0) && (info->legacy_unlock)) {
wdenk5653fc32004-02-08 22:55:38 +00001586 flash_sect_t i;
wdenkbf9e3b32004-02-12 00:47:09 +00001587
1588 for (i = 0; i < info->sector_count; i++) {
1589 if (info->protect[i])
1590 flash_real_protect (info, i, 1);
wdenk5653fc32004-02-08 22:55:38 +00001591 }
1592 }
1593 }
wdenk5653fc32004-02-08 22:55:38 +00001594 return retcode;
wdenkbf9e3b32004-02-12 00:47:09 +00001595}
1596
wdenk5653fc32004-02-08 22:55:38 +00001597/*-----------------------------------------------------------------------
1598 * flash_read_user_serial - read the OneTimeProgramming cells
1599 */
wdenkbf9e3b32004-02-12 00:47:09 +00001600void flash_read_user_serial (flash_info_t * info, void *buffer, int offset,
1601 int len)
wdenk5653fc32004-02-08 22:55:38 +00001602{
wdenkbf9e3b32004-02-12 00:47:09 +00001603 uchar *src;
1604 uchar *dst;
wdenk5653fc32004-02-08 22:55:38 +00001605
1606 dst = buffer;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001607 src = flash_map (info, 0, FLASH_OFFSET_USER_PROTECTION);
wdenkbf9e3b32004-02-12 00:47:09 +00001608 flash_write_cmd (info, 0, 0, FLASH_CMD_READ_ID);
1609 memcpy (dst, src + offset, len);
Wolfgang Denkdb421e62005-09-25 16:41:22 +02001610 flash_write_cmd (info, 0, 0, info->cmd_reset);
Aaron Williamsa90b9572011-04-12 00:59:04 -07001611 udelay(1);
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001612 flash_unmap(info, 0, FLASH_OFFSET_USER_PROTECTION, src);
wdenk5653fc32004-02-08 22:55:38 +00001613}
wdenkbf9e3b32004-02-12 00:47:09 +00001614
wdenk5653fc32004-02-08 22:55:38 +00001615/*
1616 * flash_read_factory_serial - read the device Id from the protection area
1617 */
wdenkbf9e3b32004-02-12 00:47:09 +00001618void flash_read_factory_serial (flash_info_t * info, void *buffer, int offset,
1619 int len)
wdenk5653fc32004-02-08 22:55:38 +00001620{
wdenkbf9e3b32004-02-12 00:47:09 +00001621 uchar *src;
wdenkcd37d9e2004-02-10 00:03:41 +00001622
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001623 src = flash_map (info, 0, FLASH_OFFSET_INTEL_PROTECTION);
wdenkbf9e3b32004-02-12 00:47:09 +00001624 flash_write_cmd (info, 0, 0, FLASH_CMD_READ_ID);
1625 memcpy (buffer, src + offset, len);
Wolfgang Denkdb421e62005-09-25 16:41:22 +02001626 flash_write_cmd (info, 0, 0, info->cmd_reset);
Aaron Williamsa90b9572011-04-12 00:59:04 -07001627 udelay(1);
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001628 flash_unmap(info, 0, FLASH_OFFSET_INTEL_PROTECTION, src);
wdenk5653fc32004-02-08 22:55:38 +00001629}
1630
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001631#endif /* CONFIG_SYS_FLASH_PROTECTION */
wdenk5653fc32004-02-08 22:55:38 +00001632
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001633/*-----------------------------------------------------------------------
1634 * Reverse the order of the erase regions in the CFI QRY structure.
1635 * This is needed for chips that are either a) correctly detected as
1636 * top-boot, or b) buggy.
1637 */
1638static void cfi_reverse_geometry(struct cfi_qry *qry)
1639{
1640 unsigned int i, j;
1641 u32 tmp;
1642
1643 for (i = 0, j = qry->num_erase_regions - 1; i < j; i++, j--) {
Andrew Gabbasovaedadf12013-05-14 12:27:52 -05001644 tmp = get_unaligned(&(qry->erase_region_info[i]));
1645 put_unaligned(get_unaligned(&(qry->erase_region_info[j])),
1646 &(qry->erase_region_info[i]));
1647 put_unaligned(tmp, &(qry->erase_region_info[j]));
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001648 }
1649}
wdenk5653fc32004-02-08 22:55:38 +00001650
1651/*-----------------------------------------------------------------------
Stefan Roese260421a2006-11-13 13:55:24 +01001652 * read jedec ids from device and set corresponding fields in info struct
1653 *
1654 * Note: assume cfi->vendor, cfi->portwidth and cfi->chipwidth are correct
1655 *
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001656 */
1657static void cmdset_intel_read_jedec_ids(flash_info_t *info)
1658{
1659 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
Aaron Williamsa90b9572011-04-12 00:59:04 -07001660 udelay(1);
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001661 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1662 udelay(1000); /* some flash are slow to respond */
1663 info->manufacturer_id = flash_read_uchar (info,
1664 FLASH_OFFSET_MANUFACTURER_ID);
Philippe De Muyterd77c7ac2010-08-10 16:54:52 +02001665 info->device_id = (info->chipwidth == FLASH_CFI_16BIT) ?
1666 flash_read_word (info, FLASH_OFFSET_DEVICE_ID) :
1667 flash_read_uchar (info, FLASH_OFFSET_DEVICE_ID);
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001668 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1669}
1670
1671static int cmdset_intel_init(flash_info_t *info, struct cfi_qry *qry)
1672{
1673 info->cmd_reset = FLASH_CMD_RESET;
1674
1675 cmdset_intel_read_jedec_ids(info);
1676 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1677
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001678#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001679 /* read legacy lock/unlock bit from intel flash */
1680 if (info->ext_addr) {
1681 info->legacy_unlock = flash_read_uchar (info,
1682 info->ext_addr + 5) & 0x08;
1683 }
1684#endif
1685
1686 return 0;
1687}
1688
1689static void cmdset_amd_read_jedec_ids(flash_info_t *info)
1690{
Niklaus Giger3a7b2c22009-07-22 17:13:24 +02001691 ushort bankId = 0;
1692 uchar manuId;
1693
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001694 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
1695 flash_unlock_seq(info, 0);
1696 flash_write_cmd(info, 0, info->addr_unlock1, FLASH_CMD_READ_ID);
1697 udelay(1000); /* some flash are slow to respond */
Tor Krill90447ec2008-03-28 11:29:10 +01001698
Niklaus Giger3a7b2c22009-07-22 17:13:24 +02001699 manuId = flash_read_uchar (info, FLASH_OFFSET_MANUFACTURER_ID);
1700 /* JEDEC JEP106Z specifies ID codes up to bank 7 */
1701 while (manuId == FLASH_CONTINUATION_CODE && bankId < 0x800) {
1702 bankId += 0x100;
1703 manuId = flash_read_uchar (info,
1704 bankId | FLASH_OFFSET_MANUFACTURER_ID);
1705 }
1706 info->manufacturer_id = manuId;
Tor Krill90447ec2008-03-28 11:29:10 +01001707
1708 switch (info->chipwidth){
1709 case FLASH_CFI_8BIT:
1710 info->device_id = flash_read_uchar (info,
1711 FLASH_OFFSET_DEVICE_ID);
1712 if (info->device_id == 0x7E) {
1713 /* AMD 3-byte (expanded) device ids */
1714 info->device_id2 = flash_read_uchar (info,
1715 FLASH_OFFSET_DEVICE_ID2);
1716 info->device_id2 <<= 8;
1717 info->device_id2 |= flash_read_uchar (info,
1718 FLASH_OFFSET_DEVICE_ID3);
1719 }
1720 break;
1721 case FLASH_CFI_16BIT:
1722 info->device_id = flash_read_word (info,
1723 FLASH_OFFSET_DEVICE_ID);
Heiko Schocher5b448ad2011-04-11 14:16:19 +02001724 if ((info->device_id & 0xff) == 0x7E) {
1725 /* AMD 3-byte (expanded) device ids */
1726 info->device_id2 = flash_read_uchar (info,
1727 FLASH_OFFSET_DEVICE_ID2);
1728 info->device_id2 <<= 8;
1729 info->device_id2 |= flash_read_uchar (info,
1730 FLASH_OFFSET_DEVICE_ID3);
1731 }
Tor Krill90447ec2008-03-28 11:29:10 +01001732 break;
1733 default:
1734 break;
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001735 }
1736 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
Aaron Williamsa90b9572011-04-12 00:59:04 -07001737 udelay(1);
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001738}
1739
1740static int cmdset_amd_init(flash_info_t *info, struct cfi_qry *qry)
1741{
1742 info->cmd_reset = AMD_CMD_RESET;
Angelo Dureghello07b2c5c2012-12-01 01:14:18 +01001743 info->cmd_erase_sector = AMD_CMD_ERASE_SECTOR;
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001744
1745 cmdset_amd_read_jedec_ids(info);
1746 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1747
Anatolij Gustschin66863b02012-08-09 08:18:12 +02001748#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roeseac6b9112012-12-06 15:44:11 +01001749 if (info->ext_addr) {
1750 /* read sector protect/unprotect scheme (at 0x49) */
1751 if (flash_read_uchar(info, info->ext_addr + 9) == 0x8)
Anatolij Gustschin66863b02012-08-09 08:18:12 +02001752 info->legacy_unlock = 1;
1753 }
1754#endif
1755
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001756 return 0;
1757}
1758
1759#ifdef CONFIG_FLASH_CFI_LEGACY
Stefan Roese260421a2006-11-13 13:55:24 +01001760static void flash_read_jedec_ids (flash_info_t * info)
1761{
1762 info->manufacturer_id = 0;
1763 info->device_id = 0;
1764 info->device_id2 = 0;
1765
1766 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001767 case CFI_CMDSET_INTEL_PROG_REGIONS:
Stefan Roese260421a2006-11-13 13:55:24 +01001768 case CFI_CMDSET_INTEL_STANDARD:
1769 case CFI_CMDSET_INTEL_EXTENDED:
Michael Schwingen8225d1e2008-01-12 20:29:47 +01001770 cmdset_intel_read_jedec_ids(info);
Stefan Roese260421a2006-11-13 13:55:24 +01001771 break;
1772 case CFI_CMDSET_AMD_STANDARD:
1773 case CFI_CMDSET_AMD_EXTENDED:
Michael Schwingen8225d1e2008-01-12 20:29:47 +01001774 cmdset_amd_read_jedec_ids(info);
Stefan Roese260421a2006-11-13 13:55:24 +01001775 break;
1776 default:
1777 break;
1778 }
1779}
1780
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001781/*-----------------------------------------------------------------------
1782 * Call board code to request info about non-CFI flash.
1783 * board_flash_get_legacy needs to fill in at least:
1784 * info->portwidth, info->chipwidth and info->interface for Jedec probing.
1785 */
Becky Bruce09ce9922009-02-02 16:34:51 -06001786static int flash_detect_legacy(phys_addr_t base, int banknum)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001787{
1788 flash_info_t *info = &flash_info[banknum];
1789
1790 if (board_flash_get_legacy(base, banknum, info)) {
1791 /* board code may have filled info completely. If not, we
1792 use JEDEC ID probing. */
1793 if (!info->vendor) {
1794 int modes[] = {
1795 CFI_CMDSET_AMD_STANDARD,
1796 CFI_CMDSET_INTEL_STANDARD
1797 };
1798 int i;
1799
1800 for (i = 0; i < sizeof(modes) / sizeof(modes[0]); i++) {
1801 info->vendor = modes[i];
Becky Bruce09ce9922009-02-02 16:34:51 -06001802 info->start[0] =
1803 (ulong)map_physmem(base,
Stefan Roesee1fb6d02009-02-05 11:44:52 +01001804 info->portwidth,
Becky Bruce09ce9922009-02-02 16:34:51 -06001805 MAP_NOCACHE);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001806 if (info->portwidth == FLASH_CFI_8BIT
1807 && info->interface == FLASH_CFI_X8X16) {
1808 info->addr_unlock1 = 0x2AAA;
1809 info->addr_unlock2 = 0x5555;
1810 } else {
1811 info->addr_unlock1 = 0x5555;
1812 info->addr_unlock2 = 0x2AAA;
1813 }
1814 flash_read_jedec_ids(info);
1815 debug("JEDEC PROBE: ID %x %x %x\n",
1816 info->manufacturer_id,
1817 info->device_id,
1818 info->device_id2);
Becky Bruce09ce9922009-02-02 16:34:51 -06001819 if (jedec_flash_match(info, info->start[0]))
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001820 break;
Becky Bruce09ce9922009-02-02 16:34:51 -06001821 else
Stefan Roesee1fb6d02009-02-05 11:44:52 +01001822 unmap_physmem((void *)info->start[0],
Becky Bruce09ce9922009-02-02 16:34:51 -06001823 MAP_NOCACHE);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001824 }
1825 }
1826
1827 switch(info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001828 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001829 case CFI_CMDSET_INTEL_STANDARD:
1830 case CFI_CMDSET_INTEL_EXTENDED:
1831 info->cmd_reset = FLASH_CMD_RESET;
1832 break;
1833 case CFI_CMDSET_AMD_STANDARD:
1834 case CFI_CMDSET_AMD_EXTENDED:
1835 case CFI_CMDSET_AMD_LEGACY:
1836 info->cmd_reset = AMD_CMD_RESET;
1837 break;
1838 }
1839 info->flash_id = FLASH_MAN_CFI;
1840 return 1;
1841 }
1842 return 0; /* use CFI */
1843}
1844#else
Becky Bruce09ce9922009-02-02 16:34:51 -06001845static inline int flash_detect_legacy(phys_addr_t base, int banknum)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001846{
1847 return 0; /* use CFI */
1848}
1849#endif
1850
Stefan Roese260421a2006-11-13 13:55:24 +01001851/*-----------------------------------------------------------------------
wdenk5653fc32004-02-08 22:55:38 +00001852 * detect if flash is compatible with the Common Flash Interface (CFI)
1853 * http://www.jedec.org/download/search/jesd68.pdf
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001854 */
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001855static void flash_read_cfi (flash_info_t *info, void *buf,
1856 unsigned int start, size_t len)
1857{
1858 u8 *p = buf;
1859 unsigned int i;
1860
1861 for (i = 0; i < len; i++)
Stefan Roesee303be22013-04-12 19:04:54 +02001862 p[i] = flash_read_uchar(info, start + i);
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001863}
1864
Kim Phillips11dc4012012-10-29 13:34:45 +00001865static void __flash_cmd_reset(flash_info_t *info)
Stefan Roesefa36ae72009-10-27 15:15:55 +01001866{
1867 /*
1868 * We do not yet know what kind of commandset to use, so we issue
1869 * the reset command in both Intel and AMD variants, in the hope
1870 * that AMD flash roms ignore the Intel command.
1871 */
1872 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
Aaron Williamsa90b9572011-04-12 00:59:04 -07001873 udelay(1);
Stefan Roesefa36ae72009-10-27 15:15:55 +01001874 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1875}
1876void flash_cmd_reset(flash_info_t *info)
1877 __attribute__((weak,alias("__flash_cmd_reset")));
1878
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001879static int __flash_detect_cfi (flash_info_t * info, struct cfi_qry *qry)
wdenk5653fc32004-02-08 22:55:38 +00001880{
Wolfgang Denk92eb7292006-12-27 01:26:13 +01001881 int cfi_offset;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001882
Stefan Roesee303be22013-04-12 19:04:54 +02001883 /* Issue FLASH reset command */
1884 flash_cmd_reset(info);
1885
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001886 for (cfi_offset=0;
1887 cfi_offset < sizeof(flash_offset_cfi) / sizeof(uint);
1888 cfi_offset++) {
1889 flash_write_cmd (info, 0, flash_offset_cfi[cfi_offset],
1890 FLASH_CMD_CFI);
Stefan Roesee303be22013-04-12 19:04:54 +02001891 if (flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP, 'Q')
1892 && flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP + 1, 'R')
1893 && flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP + 2, 'Y')) {
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001894 flash_read_cfi(info, qry, FLASH_OFFSET_CFI_RESP,
1895 sizeof(struct cfi_qry));
1896 info->interface = le16_to_cpu(qry->interface_desc);
Stefan Roesee303be22013-04-12 19:04:54 +02001897
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001898 info->cfi_offset = flash_offset_cfi[cfi_offset];
1899 debug ("device interface is %d\n",
1900 info->interface);
1901 debug ("found port %d chip %d ",
1902 info->portwidth, info->chipwidth);
1903 debug ("port %d bits chip %d bits\n",
1904 info->portwidth << CFI_FLASH_SHIFT_WIDTH,
1905 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
1906
1907 /* calculate command offsets as in the Linux driver */
Stefan Roesee303be22013-04-12 19:04:54 +02001908 info->addr_unlock1 = 0x555;
1909 info->addr_unlock2 = 0x2aa;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001910
1911 /*
1912 * modify the unlock address if we are
1913 * in compatibility mode
1914 */
1915 if ( /* x8/x16 in x8 mode */
1916 ((info->chipwidth == FLASH_CFI_BY8) &&
1917 (info->interface == FLASH_CFI_X8X16)) ||
1918 /* x16/x32 in x16 mode */
1919 ((info->chipwidth == FLASH_CFI_BY16) &&
1920 (info->interface == FLASH_CFI_X16X32)))
1921 {
1922 info->addr_unlock1 = 0xaaa;
1923 info->addr_unlock2 = 0x555;
1924 }
1925
1926 info->name = "CFI conformant";
1927 return 1;
1928 }
1929 }
1930
1931 return 0;
1932}
1933
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001934static int flash_detect_cfi (flash_info_t * info, struct cfi_qry *qry)
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001935{
wdenkbf9e3b32004-02-12 00:47:09 +00001936 debug ("flash detect cfi\n");
wdenk5653fc32004-02-08 22:55:38 +00001937
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001938 for (info->portwidth = CONFIG_SYS_FLASH_CFI_WIDTH;
wdenkbf9e3b32004-02-12 00:47:09 +00001939 info->portwidth <= FLASH_CFI_64BIT; info->portwidth <<= 1) {
1940 for (info->chipwidth = FLASH_CFI_BY8;
1941 info->chipwidth <= info->portwidth;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001942 info->chipwidth <<= 1)
Stefan Roesee303be22013-04-12 19:04:54 +02001943 if (__flash_detect_cfi(info, qry))
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001944 return 1;
wdenk5653fc32004-02-08 22:55:38 +00001945 }
wdenkbf9e3b32004-02-12 00:47:09 +00001946 debug ("not found\n");
wdenk5653fc32004-02-08 22:55:38 +00001947 return 0;
1948}
wdenkbf9e3b32004-02-12 00:47:09 +00001949
wdenk5653fc32004-02-08 22:55:38 +00001950/*
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001951 * Manufacturer-specific quirks. Add workarounds for geometry
1952 * reversal, etc. here.
1953 */
1954static void flash_fixup_amd(flash_info_t *info, struct cfi_qry *qry)
1955{
1956 /* check if flash geometry needs reversal */
1957 if (qry->num_erase_regions > 1) {
1958 /* reverse geometry if top boot part */
1959 if (info->cfi_version < 0x3131) {
1960 /* CFI < 1.1, try to guess from device id */
1961 if ((info->device_id & 0x80) != 0)
1962 cfi_reverse_geometry(qry);
Stefan Roesee303be22013-04-12 19:04:54 +02001963 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001964 /* CFI >= 1.1, deduct from top/bottom flag */
1965 /* note: ext_addr is valid since cfi_version > 0 */
1966 cfi_reverse_geometry(qry);
1967 }
1968 }
1969}
1970
1971static void flash_fixup_atmel(flash_info_t *info, struct cfi_qry *qry)
1972{
1973 int reverse_geometry = 0;
1974
1975 /* Check the "top boot" bit in the PRI */
1976 if (info->ext_addr && !(flash_read_uchar(info, info->ext_addr + 6) & 1))
1977 reverse_geometry = 1;
1978
1979 /* AT49BV6416(T) list the erase regions in the wrong order.
1980 * However, the device ID is identical with the non-broken
Ulf Samuelssoncb82a532009-03-27 23:26:43 +01001981 * AT49BV642D they differ in the high byte.
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001982 */
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001983 if (info->device_id == 0xd6 || info->device_id == 0xd2)
1984 reverse_geometry = !reverse_geometry;
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001985
1986 if (reverse_geometry)
1987 cfi_reverse_geometry(qry);
1988}
1989
Richard Retanubune8eac432009-01-14 08:44:26 -05001990static void flash_fixup_stm(flash_info_t *info, struct cfi_qry *qry)
1991{
1992 /* check if flash geometry needs reversal */
1993 if (qry->num_erase_regions > 1) {
1994 /* reverse geometry if top boot part */
1995 if (info->cfi_version < 0x3131) {
Mike Frysinger6a011ce2011-04-10 16:06:29 -04001996 /* CFI < 1.1, guess by device id */
1997 if (info->device_id == 0x22CA || /* M29W320DT */
1998 info->device_id == 0x2256 || /* M29W320ET */
1999 info->device_id == 0x22D7) { /* M29W800DT */
Richard Retanubune8eac432009-01-14 08:44:26 -05002000 cfi_reverse_geometry(qry);
2001 }
Mike Frysinger4c2105c2011-05-09 18:33:36 -04002002 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
2003 /* CFI >= 1.1, deduct from top/bottom flag */
2004 /* note: ext_addr is valid since cfi_version > 0 */
2005 cfi_reverse_geometry(qry);
Richard Retanubune8eac432009-01-14 08:44:26 -05002006 }
2007 }
2008}
2009
Angelo Dureghello07b2c5c2012-12-01 01:14:18 +01002010static void flash_fixup_sst(flash_info_t *info, struct cfi_qry *qry)
2011{
2012 /*
2013 * SST, for many recent nor parallel flashes, says they are
2014 * CFI-conformant. This is not true, since qry struct.
2015 * reports a std. AMD command set (0x0002), while SST allows to
2016 * erase two different sector sizes for the same memory.
2017 * 64KB sector (SST call it block) needs 0x30 to be erased.
2018 * 4KB sector (SST call it sector) needs 0x50 to be erased.
2019 * Since CFI query detect the 4KB number of sectors, users expects
2020 * a sector granularity of 4KB, and it is here set.
2021 */
2022 if (info->device_id == 0x5D23 || /* SST39VF3201B */
2023 info->device_id == 0x5C23) { /* SST39VF3202B */
2024 /* set sector granularity to 4KB */
2025 info->cmd_erase_sector=0x50;
2026 }
2027}
2028
Jagannadha Sutradharudu Tekic5023212013-03-01 16:54:26 +05302029static void flash_fixup_num(flash_info_t *info, struct cfi_qry *qry)
2030{
2031 /*
2032 * The M29EW devices seem to report the CFI information wrong
2033 * when it's in 8 bit mode.
2034 * There's an app note from Numonyx on this issue.
2035 * So adjust the buffer size for M29EW while operating in 8-bit mode
2036 */
2037 if (((qry->max_buf_write_size) > 0x8) &&
2038 (info->device_id == 0x7E) &&
2039 (info->device_id2 == 0x2201 ||
2040 info->device_id2 == 0x2301 ||
2041 info->device_id2 == 0x2801 ||
2042 info->device_id2 == 0x4801)) {
2043 debug("Adjusted buffer size on Numonyx flash"
2044 " M29EW family in 8 bit mode\n");
2045 qry->max_buf_write_size = 0x8;
2046 }
2047}
2048
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01002049/*
wdenk5653fc32004-02-08 22:55:38 +00002050 * The following code cannot be run from FLASH!
2051 *
2052 */
Anatolij Gustschin34bbb8f2010-11-28 02:13:33 +01002053ulong flash_get_size (phys_addr_t base, int banknum)
wdenk5653fc32004-02-08 22:55:38 +00002054{
wdenkbf9e3b32004-02-12 00:47:09 +00002055 flash_info_t *info = &flash_info[banknum];
wdenk5653fc32004-02-08 22:55:38 +00002056 int i, j;
2057 flash_sect_t sect_cnt;
Becky Bruce09ce9922009-02-02 16:34:51 -06002058 phys_addr_t sector;
wdenk5653fc32004-02-08 22:55:38 +00002059 unsigned long tmp;
2060 int size_ratio;
2061 uchar num_erase_regions;
wdenkbf9e3b32004-02-12 00:47:09 +00002062 int erase_region_size;
2063 int erase_region_count;
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002064 struct cfi_qry qry;
Anatolij Gustschin34bbb8f2010-11-28 02:13:33 +01002065 unsigned long max_size;
Stefan Roese260421a2006-11-13 13:55:24 +01002066
Kumar Galaf9796902008-05-15 15:13:08 -05002067 memset(&qry, 0, sizeof(qry));
2068
Stefan Roese260421a2006-11-13 13:55:24 +01002069 info->ext_addr = 0;
2070 info->cfi_version = 0;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002071#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roese2662b402006-04-01 13:41:03 +02002072 info->legacy_unlock = 0;
2073#endif
wdenk5653fc32004-02-08 22:55:38 +00002074
Becky Bruce09ce9922009-02-02 16:34:51 -06002075 info->start[0] = (ulong)map_physmem(base, info->portwidth, MAP_NOCACHE);
wdenk5653fc32004-02-08 22:55:38 +00002076
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002077 if (flash_detect_cfi (info, &qry)) {
Andrew Gabbasovaedadf12013-05-14 12:27:52 -05002078 info->vendor = le16_to_cpu(get_unaligned(&(qry.p_id)));
2079 info->ext_addr = le16_to_cpu(get_unaligned(&(qry.p_adr)));
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002080 num_erase_regions = qry.num_erase_regions;
2081
Stefan Roese260421a2006-11-13 13:55:24 +01002082 if (info->ext_addr) {
2083 info->cfi_version = (ushort) flash_read_uchar (info,
Stefan Roesee303be22013-04-12 19:04:54 +02002084 info->ext_addr + 3) << 8;
Stefan Roese260421a2006-11-13 13:55:24 +01002085 info->cfi_version |= (ushort) flash_read_uchar (info,
Stefan Roesee303be22013-04-12 19:04:54 +02002086 info->ext_addr + 4);
Stefan Roese260421a2006-11-13 13:55:24 +01002087 }
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01002088
wdenkbf9e3b32004-02-12 00:47:09 +00002089#ifdef DEBUG
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002090 flash_printqry (&qry);
wdenkbf9e3b32004-02-12 00:47:09 +00002091#endif
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01002092
wdenkbf9e3b32004-02-12 00:47:09 +00002093 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04002094 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk5653fc32004-02-08 22:55:38 +00002095 case CFI_CMDSET_INTEL_STANDARD:
2096 case CFI_CMDSET_INTEL_EXTENDED:
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01002097 cmdset_intel_init(info, &qry);
wdenk5653fc32004-02-08 22:55:38 +00002098 break;
2099 case CFI_CMDSET_AMD_STANDARD:
2100 case CFI_CMDSET_AMD_EXTENDED:
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01002101 cmdset_amd_init(info, &qry);
wdenk5653fc32004-02-08 22:55:38 +00002102 break;
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01002103 default:
2104 printf("CFI: Unknown command set 0x%x\n",
2105 info->vendor);
2106 /*
2107 * Unfortunately, this means we don't know how
2108 * to get the chip back to Read mode. Might
2109 * as well try an Intel-style reset...
2110 */
2111 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
2112 return 0;
wdenk5653fc32004-02-08 22:55:38 +00002113 }
wdenkcd37d9e2004-02-10 00:03:41 +00002114
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01002115 /* Do manufacturer-specific fixups */
2116 switch (info->manufacturer_id) {
Mario Schuknecht2c9f48a2011-02-21 13:13:14 +01002117 case 0x0001: /* AMD */
2118 case 0x0037: /* AMIC */
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01002119 flash_fixup_amd(info, &qry);
2120 break;
2121 case 0x001f:
2122 flash_fixup_atmel(info, &qry);
2123 break;
Richard Retanubune8eac432009-01-14 08:44:26 -05002124 case 0x0020:
2125 flash_fixup_stm(info, &qry);
2126 break;
Angelo Dureghello07b2c5c2012-12-01 01:14:18 +01002127 case 0x00bf: /* SST */
2128 flash_fixup_sst(info, &qry);
2129 break;
Jagannadha Sutradharudu Tekic5023212013-03-01 16:54:26 +05302130 case 0x0089: /* Numonyx */
2131 flash_fixup_num(info, &qry);
2132 break;
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01002133 }
2134
wdenkbf9e3b32004-02-12 00:47:09 +00002135 debug ("manufacturer is %d\n", info->vendor);
Stefan Roese260421a2006-11-13 13:55:24 +01002136 debug ("manufacturer id is 0x%x\n", info->manufacturer_id);
2137 debug ("device id is 0x%x\n", info->device_id);
2138 debug ("device id2 is 0x%x\n", info->device_id2);
2139 debug ("cfi version is 0x%04x\n", info->cfi_version);
2140
wdenk5653fc32004-02-08 22:55:38 +00002141 size_ratio = info->portwidth / info->chipwidth;
wdenkbf9e3b32004-02-12 00:47:09 +00002142 /* if the chip is x8/x16 reduce the ratio by half */
2143 if ((info->interface == FLASH_CFI_X8X16)
2144 && (info->chipwidth == FLASH_CFI_BY8)) {
2145 size_ratio >>= 1;
2146 }
wdenkbf9e3b32004-02-12 00:47:09 +00002147 debug ("size_ratio %d port %d bits chip %d bits\n",
2148 size_ratio, info->portwidth << CFI_FLASH_SHIFT_WIDTH,
2149 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ilya Yanokec50a8e2010-10-21 17:20:12 +02002150 info->size = 1 << qry.dev_size;
2151 /* multiply the size by the number of chips */
2152 info->size *= size_ratio;
Anatolij Gustschin34bbb8f2010-11-28 02:13:33 +01002153 max_size = cfi_flash_bank_size(banknum);
Ilya Yanokec50a8e2010-10-21 17:20:12 +02002154 if (max_size && (info->size > max_size)) {
2155 debug("[truncated from %ldMiB]", info->size >> 20);
2156 info->size = max_size;
2157 }
wdenkbf9e3b32004-02-12 00:47:09 +00002158 debug ("found %d erase regions\n", num_erase_regions);
wdenk5653fc32004-02-08 22:55:38 +00002159 sect_cnt = 0;
2160 sector = base;
wdenkbf9e3b32004-02-12 00:47:09 +00002161 for (i = 0; i < num_erase_regions; i++) {
2162 if (i > NUM_ERASE_REGIONS) {
wdenk028ab6b2004-02-23 23:54:43 +00002163 printf ("%d erase regions found, only %d used\n",
2164 num_erase_regions, NUM_ERASE_REGIONS);
wdenk5653fc32004-02-08 22:55:38 +00002165 break;
2166 }
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002167
Andrew Gabbasovaedadf12013-05-14 12:27:52 -05002168 tmp = le32_to_cpu(get_unaligned(
2169 &(qry.erase_region_info[i])));
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01002170 debug("erase region %u: 0x%08lx\n", i, tmp);
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002171
2172 erase_region_count = (tmp & 0xffff) + 1;
2173 tmp >>= 16;
wdenkbf9e3b32004-02-12 00:47:09 +00002174 erase_region_size =
2175 (tmp & 0xffff) ? ((tmp & 0xffff) * 256) : 128;
wdenk4c0d4c32004-06-09 17:34:58 +00002176 debug ("erase_region_count = %d erase_region_size = %d\n",
wdenk028ab6b2004-02-23 23:54:43 +00002177 erase_region_count, erase_region_size);
wdenkbf9e3b32004-02-12 00:47:09 +00002178 for (j = 0; j < erase_region_count; j++) {
Ilya Yanokec50a8e2010-10-21 17:20:12 +02002179 if (sector - base >= info->size)
2180 break;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002181 if (sect_cnt >= CONFIG_SYS_MAX_FLASH_SECT) {
Michael Schwingen81b20cc2007-12-07 23:35:02 +01002182 printf("ERROR: too many flash sectors\n");
2183 break;
2184 }
Becky Bruce09ce9922009-02-02 16:34:51 -06002185 info->start[sect_cnt] =
2186 (ulong)map_physmem(sector,
2187 info->portwidth,
2188 MAP_NOCACHE);
wdenk5653fc32004-02-08 22:55:38 +00002189 sector += (erase_region_size * size_ratio);
wdenka1191902005-01-09 17:12:27 +00002190
2191 /*
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002192 * Only read protection status from
2193 * supported devices (intel...)
wdenka1191902005-01-09 17:12:27 +00002194 */
2195 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04002196 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenka1191902005-01-09 17:12:27 +00002197 case CFI_CMDSET_INTEL_EXTENDED:
2198 case CFI_CMDSET_INTEL_STANDARD:
Stefan Roesedf4e8132010-10-25 18:31:29 +02002199 /*
2200 * Set flash to read-id mode. Otherwise
2201 * reading protected status is not
2202 * guaranteed.
2203 */
2204 flash_write_cmd(info, sect_cnt, 0,
2205 FLASH_CMD_READ_ID);
wdenka1191902005-01-09 17:12:27 +00002206 info->protect[sect_cnt] =
2207 flash_isset (info, sect_cnt,
2208 FLASH_OFFSET_PROTECT,
2209 FLASH_STATUS_PROTECT);
2210 break;
Stefan Roese03deff42012-12-06 15:44:10 +01002211 case CFI_CMDSET_AMD_EXTENDED:
2212 case CFI_CMDSET_AMD_STANDARD:
Stefan Roeseac6b9112012-12-06 15:44:11 +01002213 if (!info->legacy_unlock) {
Stefan Roese03deff42012-12-06 15:44:10 +01002214 /* default: not protected */
2215 info->protect[sect_cnt] = 0;
2216 break;
2217 }
2218
2219 /* Read protection (PPB) from sector */
2220 flash_write_cmd(info, 0, 0,
2221 info->cmd_reset);
2222 flash_unlock_seq(info, 0);
2223 flash_write_cmd(info, 0,
2224 info->addr_unlock1,
2225 FLASH_CMD_READ_ID);
2226 info->protect[sect_cnt] =
2227 flash_isset(
2228 info, sect_cnt,
2229 FLASH_OFFSET_PROTECT,
2230 FLASH_STATUS_PROTECT);
2231 break;
wdenka1191902005-01-09 17:12:27 +00002232 default:
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002233 /* default: not protected */
2234 info->protect[sect_cnt] = 0;
wdenka1191902005-01-09 17:12:27 +00002235 }
2236
wdenk5653fc32004-02-08 22:55:38 +00002237 sect_cnt++;
2238 }
2239 }
2240
2241 info->sector_count = sect_cnt;
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002242 info->buffer_size = 1 << le16_to_cpu(qry.max_buf_write_size);
2243 tmp = 1 << qry.block_erase_timeout_typ;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002244 info->erase_blk_tout = tmp *
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002245 (1 << qry.block_erase_timeout_max);
2246 tmp = (1 << qry.buf_write_timeout_typ) *
2247 (1 << qry.buf_write_timeout_max);
2248
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002249 /* round up when converting to ms */
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002250 info->buffer_write_tout = (tmp + 999) / 1000;
2251 tmp = (1 << qry.word_write_timeout_typ) *
2252 (1 << qry.word_write_timeout_max);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002253 /* round up when converting to ms */
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002254 info->write_tout = (tmp + 999) / 1000;
wdenk5653fc32004-02-08 22:55:38 +00002255 info->flash_id = FLASH_MAN_CFI;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002256 if ((info->interface == FLASH_CFI_X8X16) &&
2257 (info->chipwidth == FLASH_CFI_BY8)) {
2258 /* XXX - Need to test on x8/x16 in parallel. */
2259 info->portwidth >>= 1;
wdenk855a4962004-03-14 18:23:55 +00002260 }
Mike Frysinger22159872008-10-02 01:55:38 -04002261
2262 flash_write_cmd (info, 0, 0, info->cmd_reset);
wdenk5653fc32004-02-08 22:55:38 +00002263 }
2264
wdenkbf9e3b32004-02-12 00:47:09 +00002265 return (info->size);
wdenk5653fc32004-02-08 22:55:38 +00002266}
2267
Mike Frysinger4ffeab22010-12-22 09:41:13 -05002268#ifdef CONFIG_FLASH_CFI_MTD
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01002269void flash_set_verbose(uint v)
2270{
2271 flash_verbose = v;
2272}
Mike Frysinger4ffeab22010-12-22 09:41:13 -05002273#endif
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01002274
Stefan Roese6f726f92010-10-25 18:31:48 +02002275static void cfi_flash_set_config_reg(u32 base, u16 val)
2276{
2277#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
2278 /*
2279 * Only set this config register if really defined
2280 * to a valid value (0xffff is invalid)
2281 */
2282 if (val == 0xffff)
2283 return;
2284
2285 /*
2286 * Set configuration register. Data is "encrypted" in the 16 lower
2287 * address bits.
2288 */
2289 flash_write16(FLASH_CMD_SETUP, (void *)(base + (val << 1)));
2290 flash_write16(FLASH_CMD_SET_CR_CONFIRM, (void *)(base + (val << 1)));
2291
2292 /*
2293 * Finally issue reset-command to bring device back to
2294 * read-array mode
2295 */
2296 flash_write16(FLASH_CMD_RESET, (void *)base);
2297#endif
2298}
2299
wdenk5653fc32004-02-08 22:55:38 +00002300/*-----------------------------------------------------------------------
2301 */
Heiko Schocher6ee14162011-04-04 08:10:21 +02002302
2303void flash_protect_default(void)
2304{
Peter Tyser2c519832011-04-13 11:46:56 -05002305#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
2306 int i;
2307 struct apl_s {
2308 ulong start;
2309 ulong size;
2310 } apl[] = CONFIG_SYS_FLASH_AUTOPROTECT_LIST;
2311#endif
2312
Heiko Schocher6ee14162011-04-04 08:10:21 +02002313 /* Monitor protection ON by default */
2314#if (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE) && \
2315 (!defined(CONFIG_MONITOR_IS_IN_RAM))
2316 flash_protect(FLAG_PROTECT_SET,
2317 CONFIG_SYS_MONITOR_BASE,
2318 CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,
2319 flash_get_info(CONFIG_SYS_MONITOR_BASE));
2320#endif
2321
2322 /* Environment protection ON by default */
2323#ifdef CONFIG_ENV_IS_IN_FLASH
2324 flash_protect(FLAG_PROTECT_SET,
2325 CONFIG_ENV_ADDR,
2326 CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
2327 flash_get_info(CONFIG_ENV_ADDR));
2328#endif
2329
2330 /* Redundant environment protection ON by default */
2331#ifdef CONFIG_ENV_ADDR_REDUND
2332 flash_protect(FLAG_PROTECT_SET,
2333 CONFIG_ENV_ADDR_REDUND,
2334 CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
2335 flash_get_info(CONFIG_ENV_ADDR_REDUND));
2336#endif
2337
2338#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
2339 for (i = 0; i < (sizeof(apl) / sizeof(struct apl_s)); i++) {
Marek Vasut31d34142011-10-21 14:17:05 +00002340 debug("autoprotecting from %08lx to %08lx\n",
Heiko Schocher6ee14162011-04-04 08:10:21 +02002341 apl[i].start, apl[i].start + apl[i].size - 1);
2342 flash_protect(FLAG_PROTECT_SET,
2343 apl[i].start,
2344 apl[i].start + apl[i].size - 1,
2345 flash_get_info(apl[i].start));
2346 }
2347#endif
2348}
2349
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002350unsigned long flash_init (void)
wdenk5653fc32004-02-08 22:55:38 +00002351{
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002352 unsigned long size = 0;
2353 int i;
wdenk5653fc32004-02-08 22:55:38 +00002354
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002355#ifdef CONFIG_SYS_FLASH_PROTECTION
Eric Schumann3a3baf32009-03-21 09:59:34 -04002356 /* read environment from EEPROM */
2357 char s[64];
Wolfgang Denkcdb74972010-07-24 21:55:43 +02002358 getenv_f("unlock", s, sizeof(s));
Michael Schwingen81b20cc2007-12-07 23:35:02 +01002359#endif
wdenk5653fc32004-02-08 22:55:38 +00002360
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002361 /* Init: no FLASHes known */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002362 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; ++i) {
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002363 flash_info[i].flash_id = FLASH_UNKNOWN;
wdenk5653fc32004-02-08 22:55:38 +00002364
Stefan Roese6f726f92010-10-25 18:31:48 +02002365 /* Optionally write flash configuration register */
2366 cfi_flash_set_config_reg(cfi_flash_bank_addr(i),
2367 cfi_flash_config_reg(i));
2368
Stefan Roeseb00e19c2010-08-30 10:11:51 +02002369 if (!flash_detect_legacy(cfi_flash_bank_addr(i), i))
Anatolij Gustschin34bbb8f2010-11-28 02:13:33 +01002370 flash_get_size(cfi_flash_bank_addr(i), i);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002371 size += flash_info[i].size;
2372 if (flash_info[i].flash_id == FLASH_UNKNOWN) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002373#ifndef CONFIG_SYS_FLASH_QUIET_TEST
Peter Tysereddf52b2010-12-28 18:12:05 -06002374 printf ("## Unknown flash on Bank %d "
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002375 "- Size = 0x%08lx = %ld MB\n",
2376 i+1, flash_info[i].size,
John Schmoller0e3fa012010-09-29 13:49:05 -05002377 flash_info[i].size >> 20);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002378#endif /* CONFIG_SYS_FLASH_QUIET_TEST */
wdenk5653fc32004-02-08 22:55:38 +00002379 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002380#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002381 else if ((s != NULL) && (strcmp(s, "yes") == 0)) {
2382 /*
2383 * Only the U-Boot image and it's environment
2384 * is protected, all other sectors are
2385 * unprotected (unlocked) if flash hardware
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002386 * protection is used (CONFIG_SYS_FLASH_PROTECTION)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002387 * and the environment variable "unlock" is
2388 * set to "yes".
2389 */
2390 if (flash_info[i].legacy_unlock) {
2391 int k;
Stefan Roese79b4cda2006-02-28 15:29:58 +01002392
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002393 /*
2394 * Disable legacy_unlock temporarily,
2395 * since flash_real_protect would
2396 * relock all other sectors again
2397 * otherwise.
2398 */
2399 flash_info[i].legacy_unlock = 0;
Stefan Roese79b4cda2006-02-28 15:29:58 +01002400
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002401 /*
2402 * Legacy unlocking (e.g. Intel J3) ->
2403 * unlock only one sector. This will
2404 * unlock all sectors.
2405 */
2406 flash_real_protect (&flash_info[i], 0, 0);
Stefan Roese79b4cda2006-02-28 15:29:58 +01002407
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002408 flash_info[i].legacy_unlock = 1;
2409
2410 /*
2411 * Manually mark other sectors as
2412 * unlocked (unprotected)
2413 */
2414 for (k = 1; k < flash_info[i].sector_count; k++)
2415 flash_info[i].protect[k] = 0;
2416 } else {
2417 /*
2418 * No legancy unlocking -> unlock all sectors
2419 */
2420 flash_protect (FLAG_PROTECT_CLEAR,
2421 flash_info[i].start[0],
2422 flash_info[i].start[0]
2423 + flash_info[i].size - 1,
2424 &flash_info[i]);
2425 }
Stefan Roese79b4cda2006-02-28 15:29:58 +01002426 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002427#endif /* CONFIG_SYS_FLASH_PROTECTION */
wdenk5653fc32004-02-08 22:55:38 +00002428 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002429
Heiko Schocher6ee14162011-04-04 08:10:21 +02002430 flash_protect_default();
Piotr Ziecik91809ed2008-11-17 15:57:58 +01002431#ifdef CONFIG_FLASH_CFI_MTD
2432 cfi_mtd_init();
2433#endif
2434
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002435 return (size);
wdenk5653fc32004-02-08 22:55:38 +00002436}