blob: b466513ea3c84ab06ae31761d20017a7a5f66f10 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenk0f8c9762002-08-19 11:57:05 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk0f8c9762002-08-19 11:57:05 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020015#undef CONFIG_SYS_RAMBOOT
wdenk0f8c9762002-08-19 11:57:05 +000016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21
22#define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
23#define CONFIG_PM826 1 /* ...on a PM8260 module */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050024#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk0f8c9762002-08-19 11:57:05 +000025
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#ifndef CONFIG_SYS_TEXT_BASE
27#define CONFIG_SYS_TEXT_BASE 0xFF000000 /* Standard: boot 64-bit flash */
28#endif
29
wdenkaacf9a42003-01-17 16:27:01 +000030#undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */
31
wdenk0f8c9762002-08-19 11:57:05 +000032#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
33
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010034#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk0f8c9762002-08-19 11:57:05 +000035
36#undef CONFIG_BOOTARGS
37#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020038 "bootp; " \
39 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
40 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk0f8c9762002-08-19 11:57:05 +000041 "bootm"
42
43/* enable I2C and select the hardware/software driver */
Heiko Schocherea818db2013-01-29 08:53:15 +010044#define CONFIG_SYS_I2C
45#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
46#define CONFIG_SYS_I2C_SOFT_SPEED 50000
47#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
wdenk0f8c9762002-08-19 11:57:05 +000048/*
49 * Software (bit-bang) I2C driver configuration
50 */
51#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
52#define I2C_ACTIVE (iop->pdir |= 0x00010000)
53#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
54#define I2C_READ ((iop->pdat & 0x00010000) != 0)
55#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
56 else iop->pdat &= ~0x00010000
57#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
58 else iop->pdat &= ~0x00020000
59#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
60
61
62#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenk0f8c9762002-08-19 11:57:05 +000064
65/*
66 * select serial console configuration
67 *
68 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
69 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
70 * for SCC).
71 *
72 * if CONFIG_CONS_NONE is defined, then the serial console routines must
73 * defined elsewhere (for example, on the cogent platform, there are serial
74 * ports on the motherboard which are used for the serial console - see
75 * cogent/cma101/serial.[ch]).
76 */
77#define CONFIG_CONS_ON_SMC /* define if console on SMC */
78#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
79#undef CONFIG_CONS_NONE /* define if console on something else*/
80#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
81
82/*
83 * select ethernet configuration
84 *
wdenkaacf9a42003-01-17 16:27:01 +000085 * if CONFIG_ETHER_ON_SCC is selected, then
86 * - CONFIG_ETHER_INDEX must be set to the channel number (1-4)
wdenkaacf9a42003-01-17 16:27:01 +000087 *
88 * if CONFIG_ETHER_ON_FCC is selected, then
89 * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected
wdenk0f8c9762002-08-19 11:57:05 +000090 *
91 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -050092 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk0f8c9762002-08-19 11:57:05 +000093 */
wdenk0f8c9762002-08-19 11:57:05 +000094#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk0f8c9762002-08-19 11:57:05 +000095
wdenkaacf9a42003-01-17 16:27:01 +000096#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
97#define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */
98
99#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
wdenk0f8c9762002-08-19 11:57:05 +0000100/*
101 * - Rx-CLK is CLK11
102 * - Tx-CLK is CLK10
wdenkaacf9a42003-01-17 16:27:01 +0000103 */
104#define CONFIG_ETHER_ON_FCC1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
wdenkaacf9a42003-01-17 16:27:01 +0000106#ifndef CONFIG_DB_CR826_J30x_ON
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10)
wdenkaacf9a42003-01-17 16:27:01 +0000108#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
wdenkaacf9a42003-01-17 16:27:01 +0000110#endif
111/*
112 * - Rx-CLK is CLK15
113 * - Tx-CLK is CLK14
114 */
115#define CONFIG_ETHER_ON_FCC2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
117# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
wdenkaacf9a42003-01-17 16:27:01 +0000118/*
wdenk0f8c9762002-08-19 11:57:05 +0000119 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
120 * - Enable Full Duplex in FSMR
121 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122# define CONFIG_SYS_CPMFCR_RAMTYPE 0
123# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenk0f8c9762002-08-19 11:57:05 +0000124
wdenk0f8c9762002-08-19 11:57:05 +0000125/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
126#define CONFIG_8260_CLKIN 64000000 /* in Hz */
127
128#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
129#define CONFIG_BAUDRATE 230400
130#else
131#define CONFIG_BAUDRATE 9600
132#endif
133
134#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk0f8c9762002-08-19 11:57:05 +0000136
137#undef CONFIG_WATCHDOG /* watchdog disabled */
138
Jon Loeliger18225e82007-07-09 21:31:24 -0500139/*
140 * BOOTP options
141 */
142#define CONFIG_BOOTP_SUBNETMASK
143#define CONFIG_BOOTP_GATEWAY
144#define CONFIG_BOOTP_HOSTNAME
145#define CONFIG_BOOTP_BOOTPATH
146#define CONFIG_BOOTP_BOOTFILESIZE
wdenk0f8c9762002-08-19 11:57:05 +0000147
wdenk0f8c9762002-08-19 11:57:05 +0000148
Jon Loeligeracf02692007-07-08 14:49:44 -0500149/*
150 * Command line configuration.
151 */
152#include <config_cmd_default.h>
153
154#define CONFIG_CMD_BEDBUG
155#define CONFIG_CMD_DATE
156#define CONFIG_CMD_DHCP
Jon Loeligeracf02692007-07-08 14:49:44 -0500157#define CONFIG_CMD_EEPROM
158#define CONFIG_CMD_I2C
159#define CONFIG_CMD_NFS
160#define CONFIG_CMD_SNTP
161
162#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000163#define CONFIG_PCI_INDIRECT_BRIDGE
Jon Loeligeracf02692007-07-08 14:49:44 -0500164#define CONFIG_CMD_PCI
165#endif
166
wdenk0f8c9762002-08-19 11:57:05 +0000167/*
168 * Miscellaneous configurable options
169 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_LONGHELP /* undef to save memory */
171#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligeracf02692007-07-08 14:49:44 -0500172#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000174#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000176#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
178#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
179#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
182#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk0f8c9762002-08-19 11:57:05 +0000183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk0f8c9762002-08-19 11:57:05 +0000185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk0f8c9762002-08-19 11:57:05 +0000187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
wdenk0f8c9762002-08-19 11:57:05 +0000189
190/*
191 * For booting Linux, the board info and command line data
192 * have to be in the first 8 MB of memory, since this is
193 * the maximum mapped by the Linux kernel during initialization.
194 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0f8c9762002-08-19 11:57:05 +0000196
197/*-----------------------------------------------------------------------
198 * Flash and Boot ROM mapping
199 */
wdenkefa329c2004-03-23 20:18:25 +0000200#ifdef CONFIG_FLASH_32MB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH0_BASE 0x40000000
202#define CONFIG_SYS_FLASH0_SIZE 0x02000000
wdenkefa329c2004-03-23 20:18:25 +0000203#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH0_BASE 0xFF000000
205#define CONFIG_SYS_FLASH0_SIZE 0x00800000
wdenkefa329c2004-03-23 20:18:25 +0000206#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_BOOTROM_BASE 0xFF800000
208#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
209#define CONFIG_SYS_DOC_BASE 0xFF800000
210#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenk0f8c9762002-08-19 11:57:05 +0000211
wdenk0f8c9762002-08-19 11:57:05 +0000212/* Flash bank size (for preliminary settings)
213 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
wdenk0f8c9762002-08-19 11:57:05 +0000215
216/*-----------------------------------------------------------------------
217 * FLASH organization
218 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkefa329c2004-03-23 20:18:25 +0000220#ifdef CONFIG_FLASH_32MB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */
wdenkefa329c2004-03-23 20:18:25 +0000222#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenkefa329c2004-03-23 20:18:25 +0000224#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
226#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk0f8c9762002-08-19 11:57:05 +0000227
228#if 0
229/* Start port with environment in flash; switch to EEPROM later */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200230#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200232#define CONFIG_ENV_SIZE 0x40000
233#define CONFIG_ENV_SECT_SIZE 0x40000
wdenk0f8c9762002-08-19 11:57:05 +0000234#else
235/* Final version: environment in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200236#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
238#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
239#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
240#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200241#define CONFIG_ENV_OFFSET 512
242#define CONFIG_ENV_SIZE (2048 - 512)
wdenk0f8c9762002-08-19 11:57:05 +0000243#endif
244
245/*-----------------------------------------------------------------------
246 * Hard Reset Configuration Words
247 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenk0f8c9762002-08-19 11:57:05 +0000249 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenk0f8c9762002-08-19 11:57:05 +0000251 */
252#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
wdenk0f8c9762002-08-19 11:57:05 +0000254#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
wdenk0f8c9762002-08-19 11:57:05 +0000256#endif
257
258/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_HRCW_SLAVE1 0
260#define CONFIG_SYS_HRCW_SLAVE2 0
261#define CONFIG_SYS_HRCW_SLAVE3 0
262#define CONFIG_SYS_HRCW_SLAVE4 0
263#define CONFIG_SYS_HRCW_SLAVE5 0
264#define CONFIG_SYS_HRCW_SLAVE6 0
265#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk0f8c9762002-08-19 11:57:05 +0000266
267/*-----------------------------------------------------------------------
268 * Internal Memory Mapped Register
269 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_IMMR 0xF0000000
wdenk0f8c9762002-08-19 11:57:05 +0000271
272/*-----------------------------------------------------------------------
273 * Definitions for initial stack pointer and data area (in DPRAM)
274 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200276#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200277#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000279
280/*-----------------------------------------------------------------------
281 * Start addresses for the final memory configuration
282 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk0f8c9762002-08-19 11:57:05 +0000284 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE, local SDRAM
wdenk0f8c9762002-08-19 11:57:05 +0000286 * is mapped at SDRAM_BASE2_PRELIM.
287 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_SDRAM_BASE 0x00000000
289#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200290#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
292#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenk0f8c9762002-08-19 11:57:05 +0000293
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
295# define CONFIG_SYS_RAMBOOT
wdenk0f8c9762002-08-19 11:57:05 +0000296#endif
297
wdenk10f67012003-03-25 18:06:06 +0000298#ifdef CONFIG_PCI
wdenk4d75a502003-03-25 16:50:56 +0000299#define CONFIG_PCI_PNP
300#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk10f67012003-03-25 18:06:06 +0000302#endif
wdenk4d75a502003-03-25 16:50:56 +0000303
wdenk0f8c9762002-08-19 11:57:05 +0000304/*-----------------------------------------------------------------------
305 * Cache Configuration
306 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeligeracf02692007-07-08 14:49:44 -0500308#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk0f8c9762002-08-19 11:57:05 +0000310#endif
311
312/*-----------------------------------------------------------------------
313 * HIDx - Hardware Implementation-dependent Registers 2-11
314 *-----------------------------------------------------------------------
315 * HID0 also contains cache control - initially enable both caches and
316 * invalidate contents, then the final state leaves only the instruction
317 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
318 * but Soft reset does not.
319 *
320 * HID1 has only read-only information - nothing to set.
321 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
wdenk8bde7f72003-06-27 21:31:46 +0000323 HID0_IFEM|HID0_ABE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
325#define CONFIG_SYS_HID2 0
wdenk0f8c9762002-08-19 11:57:05 +0000326
327/*-----------------------------------------------------------------------
328 * RMR - Reset Mode Register 5-5
329 *-----------------------------------------------------------------------
330 * turn on Checkstop Reset Enable
331 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_RMR RMR_CSRE
wdenk0f8c9762002-08-19 11:57:05 +0000333
334/*-----------------------------------------------------------------------
335 * BCR - Bus Configuration 4-25
336 *-----------------------------------------------------------------------
337 */
338
339#define BCR_APD01 0x10000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
wdenk0f8c9762002-08-19 11:57:05 +0000341
342/*-----------------------------------------------------------------------
343 * SIUMCR - SIU Module Configuration 4-31
344 *-----------------------------------------------------------------------
345 */
346#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)
wdenk0f8c9762002-08-19 11:57:05 +0000348#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
wdenk0f8c9762002-08-19 11:57:05 +0000350#endif
351
352
353/*-----------------------------------------------------------------------
354 * SYPCR - System Protection Control 4-35
355 * SYPCR can only be written once after reset!
356 *-----------------------------------------------------------------------
357 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
358 */
359#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk8bde7f72003-06-27 21:31:46 +0000361 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
wdenk0f8c9762002-08-19 11:57:05 +0000362#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk8bde7f72003-06-27 21:31:46 +0000364 SYPCR_SWRI|SYPCR_SWP)
wdenk0f8c9762002-08-19 11:57:05 +0000365#endif /* CONFIG_WATCHDOG */
366
367/*-----------------------------------------------------------------------
368 * TMCNTSC - Time Counter Status and Control 4-40
369 *-----------------------------------------------------------------------
370 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
371 * and enable Time Counter
372 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenk0f8c9762002-08-19 11:57:05 +0000374
375/*-----------------------------------------------------------------------
376 * PISCR - Periodic Interrupt Status and Control 4-42
377 *-----------------------------------------------------------------------
378 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
379 * Periodic timer
380 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenk0f8c9762002-08-19 11:57:05 +0000382
383/*-----------------------------------------------------------------------
384 * SCCR - System Clock Control 9-8
385 *-----------------------------------------------------------------------
386 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_SCCR (SCCR_DFBRG00)
wdenk0f8c9762002-08-19 11:57:05 +0000388
389/*-----------------------------------------------------------------------
390 * RCCR - RISC Controller Configuration 13-7
391 *-----------------------------------------------------------------------
392 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_RCCR 0
wdenk0f8c9762002-08-19 11:57:05 +0000394
395/*
396 * Init Memory Controller:
397 *
398 * Bank Bus Machine PortSz Device
399 * ---- --- ------- ------ ------
400 * 0 60x GPCM 64 bit FLASH
401 * 1 60x SDRAM 64 bit SDRAM
wdenk0f8c9762002-08-19 11:57:05 +0000402 *
403 */
404
405 /* Initialize SDRAM on local bus
406 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200407#define CONFIG_SYS_INIT_LOCAL_SDRAM
wdenk0f8c9762002-08-19 11:57:05 +0000408
409
410/* Minimum mask to separate preliminary
411 * address ranges for CS[0:2]
412 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_MIN_AM_MASK 0xC0000000
wdenk0f8c9762002-08-19 11:57:05 +0000414
wdenkefa329c2004-03-23 20:18:25 +0000415/*
416 * we use the same values for 32 MB and 128 MB SDRAM
417 * refresh rate = 7.73 uS (64 MHz Bus Clock)
418 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_MPTPR 0x2000
420#define CONFIG_SYS_PSRT 0x0E
wdenk0f8c9762002-08-19 11:57:05 +0000421
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_MRS_OFFS 0x00000000
wdenk0f8c9762002-08-19 11:57:05 +0000423
424
425#if defined(CONFIG_BOOT_ROM)
426/*
427 * Bank 0 - Boot ROM (8 bit wide)
428 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200429#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
wdenk0f8c9762002-08-19 11:57:05 +0000430 BRx_PS_8 |\
431 BRx_MS_GPCM_P |\
432 BRx_V)
433
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
wdenk0f8c9762002-08-19 11:57:05 +0000435 ORxG_CSNT |\
436 ORxG_ACS_DIV1 |\
437 ORxG_SCY_3_CLK |\
438 ORxG_EHTR |\
439 ORxG_TRLX)
440
441/*
442 * Bank 1 - Flash (64 bit wide)
443 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk0f8c9762002-08-19 11:57:05 +0000445 BRx_PS_64 |\
446 BRx_MS_GPCM_P |\
447 BRx_V)
448
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk0f8c9762002-08-19 11:57:05 +0000450 ORxG_CSNT |\
451 ORxG_ACS_DIV1 |\
452 ORxG_SCY_3_CLK |\
453 ORxG_EHTR |\
454 ORxG_TRLX)
455
456#else /* ! CONFIG_BOOT_ROM */
457
458/*
459 * Bank 0 - Flash (64 bit wide)
460 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200461#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000462 BRx_PS_64 |\
463 BRx_MS_GPCM_P |\
464 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000465
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200466#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk8bde7f72003-06-27 21:31:46 +0000467 ORxG_CSNT |\
468 ORxG_ACS_DIV1 |\
469 ORxG_SCY_3_CLK |\
470 ORxG_EHTR |\
471 ORxG_TRLX)
wdenk0f8c9762002-08-19 11:57:05 +0000472
473/*
474 * Bank 1 - Disk-On-Chip
475 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200476#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\
wdenk0f8c9762002-08-19 11:57:05 +0000477 BRx_PS_8 |\
478 BRx_MS_GPCM_P |\
479 BRx_V)
480
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\
wdenk0f8c9762002-08-19 11:57:05 +0000482 ORxG_CSNT |\
483 ORxG_ACS_DIV1 |\
484 ORxG_SCY_3_CLK |\
485 ORxG_EHTR |\
486 ORxG_TRLX)
487
488#endif /* CONFIG_BOOT_ROM */
489
490/* Bank 2 - SDRAM
491 */
wdenkefa329c2004-03-23 20:18:25 +0000492
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200493#ifndef CONFIG_SYS_RAMBOOT
494#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000495 BRx_PS_64 |\
496 BRx_MS_SDRAM_P |\
497 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000498
499 /* SDRAM initialization values for 8-column chips
500 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200501#define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk8bde7f72003-06-27 21:31:46 +0000502 ORxS_BPD_4 |\
503 ORxS_ROWST_PBI0_A9 |\
504 ORxS_NUMR_12)
wdenk0f8c9762002-08-19 11:57:05 +0000505
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200506#define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
wdenk8bde7f72003-06-27 21:31:46 +0000507 PSDMR_BSMA_A14_A16 |\
508 PSDMR_SDA10_PBI0_A10 |\
509 PSDMR_RFRC_7_CLK |\
510 PSDMR_PRETOACT_2W |\
511 PSDMR_ACTTORW_1W |\
512 PSDMR_LDOTOPRE_1C |\
513 PSDMR_WRC_1C |\
514 PSDMR_CL_2)
wdenk0f8c9762002-08-19 11:57:05 +0000515
516 /* SDRAM initialization values for 9-column chips
517 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200518#define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk8bde7f72003-06-27 21:31:46 +0000519 ORxS_BPD_4 |\
520 ORxS_ROWST_PBI0_A7 |\
521 ORxS_NUMR_13)
wdenk0f8c9762002-08-19 11:57:05 +0000522
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200523#define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
wdenk8bde7f72003-06-27 21:31:46 +0000524 PSDMR_BSMA_A13_A15 |\
525 PSDMR_SDA10_PBI0_A9 |\
526 PSDMR_RFRC_7_CLK |\
527 PSDMR_PRETOACT_2W |\
528 PSDMR_ACTTORW_1W |\
529 PSDMR_LDOTOPRE_1C |\
530 PSDMR_WRC_1C |\
531 PSDMR_CL_2)
wdenk0f8c9762002-08-19 11:57:05 +0000532
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200533#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL
534#define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL
wdenk0f8c9762002-08-19 11:57:05 +0000535
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200536#endif /* CONFIG_SYS_RAMBOOT */
wdenk0f8c9762002-08-19 11:57:05 +0000537
538#endif /* __CONFIG_H */