blob: a93400d9920d033e195497d9707520ecca9d8094 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenk0f8c9762002-08-19 11:57:05 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31#undef CFG_RAMBOOT
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
39#define CONFIG_PM826 1 /* ...on a PM8260 module */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050040#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk0f8c9762002-08-19 11:57:05 +000041
wdenkaacf9a42003-01-17 16:27:01 +000042#undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */
43
wdenk0f8c9762002-08-19 11:57:05 +000044#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
45
46#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
47
48#undef CONFIG_BOOTARGS
49#define CONFIG_BOOTCOMMAND \
50 "bootp; " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010051 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
52 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk0f8c9762002-08-19 11:57:05 +000053 "bootm"
54
55/* enable I2C and select the hardware/software driver */
56#undef CONFIG_HARD_I2C
57#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
58# define CFG_I2C_SPEED 50000
59# define CFG_I2C_SLAVE 0xFE
60/*
61 * Software (bit-bang) I2C driver configuration
62 */
63#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
64#define I2C_ACTIVE (iop->pdir |= 0x00010000)
65#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
66#define I2C_READ ((iop->pdat & 0x00010000) != 0)
67#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
68 else iop->pdat &= ~0x00010000
69#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
70 else iop->pdat &= ~0x00020000
71#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
72
73
74#define CONFIG_RTC_PCF8563
75#define CFG_I2C_RTC_ADDR 0x51
76
77/*
78 * select serial console configuration
79 *
80 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
81 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
82 * for SCC).
83 *
84 * if CONFIG_CONS_NONE is defined, then the serial console routines must
85 * defined elsewhere (for example, on the cogent platform, there are serial
86 * ports on the motherboard which are used for the serial console - see
87 * cogent/cma101/serial.[ch]).
88 */
89#define CONFIG_CONS_ON_SMC /* define if console on SMC */
90#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
91#undef CONFIG_CONS_NONE /* define if console on something else*/
92#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
93
94/*
95 * select ethernet configuration
96 *
wdenkaacf9a42003-01-17 16:27:01 +000097 * if CONFIG_ETHER_ON_SCC is selected, then
98 * - CONFIG_ETHER_INDEX must be set to the channel number (1-4)
99 * - CONFIG_NET_MULTI must not be defined
100 *
101 * if CONFIG_ETHER_ON_FCC is selected, then
102 * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected
103 * - CONFIG_NET_MULTI must be defined
wdenk0f8c9762002-08-19 11:57:05 +0000104 *
105 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
106 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
107 * from CONFIG_COMMANDS to remove support for networking.
108 */
wdenkaacf9a42003-01-17 16:27:01 +0000109#define CONFIG_NET_MULTI
wdenk0f8c9762002-08-19 11:57:05 +0000110#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk0f8c9762002-08-19 11:57:05 +0000111
wdenkaacf9a42003-01-17 16:27:01 +0000112#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
113#define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */
114
115#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
wdenk0f8c9762002-08-19 11:57:05 +0000116/*
117 * - Rx-CLK is CLK11
118 * - Tx-CLK is CLK10
wdenkaacf9a42003-01-17 16:27:01 +0000119 */
120#define CONFIG_ETHER_ON_FCC1
121# define CFG_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
122#ifndef CONFIG_DB_CR826_J30x_ON
123# define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10)
124#else
125# define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
126#endif
127/*
128 * - Rx-CLK is CLK15
129 * - Tx-CLK is CLK14
130 */
131#define CONFIG_ETHER_ON_FCC2
132# define CFG_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
133# define CFG_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
134/*
wdenk0f8c9762002-08-19 11:57:05 +0000135 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
136 * - Enable Full Duplex in FSMR
137 */
wdenk0f8c9762002-08-19 11:57:05 +0000138# define CFG_CPMFCR_RAMTYPE 0
139# define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
140
wdenk0f8c9762002-08-19 11:57:05 +0000141/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
142#define CONFIG_8260_CLKIN 64000000 /* in Hz */
143
144#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
145#define CONFIG_BAUDRATE 230400
146#else
147#define CONFIG_BAUDRATE 9600
148#endif
149
150#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
151#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
152
153#undef CONFIG_WATCHDOG /* watchdog disabled */
154
155#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
156
wdenk0f8c9762002-08-19 11:57:05 +0000157
Jon Loeligeracf02692007-07-08 14:49:44 -0500158/*
159 * Command line configuration.
160 */
161#include <config_cmd_default.h>
162
163#define CONFIG_CMD_BEDBUG
164#define CONFIG_CMD_DATE
165#define CONFIG_CMD_DHCP
166#define CONFIG_CMD_DOC
167#define CONFIG_CMD_EEPROM
168#define CONFIG_CMD_I2C
169#define CONFIG_CMD_NFS
170#define CONFIG_CMD_SNTP
171
172#ifdef CONFIG_PCI
173#define CONFIG_CMD_PCI
174#endif
175
wdenk0f8c9762002-08-19 11:57:05 +0000176
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100177#define CFG_NAND_LEGACY
178
wdenk0f8c9762002-08-19 11:57:05 +0000179/*
180 * Disk-On-Chip configuration
181 */
182
183#define CFG_DOC_SHORT_TIMEOUT
184#define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
185
186#define CFG_DOC_SUPPORT_2000
187#define CFG_DOC_SUPPORT_MILLENNIUM
188
189/*
190 * Miscellaneous configurable options
191 */
192#define CFG_LONGHELP /* undef to save memory */
193#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligeracf02692007-07-08 14:49:44 -0500194#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000195#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
196#else
197#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
198#endif
199#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
200#define CFG_MAXARGS 16 /* max number of command args */
201#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
202
203#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
204#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
205
206#define CFG_LOAD_ADDR 0x100000 /* default load address */
207
208#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
209
210#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
211
wdenkac6dbb82003-03-26 11:42:53 +0000212#define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
wdenk0f8c9762002-08-19 11:57:05 +0000213
214/*
215 * For booting Linux, the board info and command line data
216 * have to be in the first 8 MB of memory, since this is
217 * the maximum mapped by the Linux kernel during initialization.
218 */
219#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
220
221/*-----------------------------------------------------------------------
222 * Flash and Boot ROM mapping
223 */
wdenkefa329c2004-03-23 20:18:25 +0000224#ifdef CONFIG_FLASH_32MB
225#define CFG_FLASH0_BASE 0x40000000
226#define CFG_FLASH0_SIZE 0x02000000
227#else
228#define CFG_FLASH0_BASE 0xFF000000
229#define CFG_FLASH0_SIZE 0x00800000
230#endif
wdenk3bac3512003-03-12 10:41:04 +0000231#define CFG_BOOTROM_BASE 0xFF800000
wdenk0f8c9762002-08-19 11:57:05 +0000232#define CFG_BOOTROM_SIZE 0x00080000
wdenk3bac3512003-03-12 10:41:04 +0000233#define CFG_DOC_BASE 0xFF800000
wdenk0f8c9762002-08-19 11:57:05 +0000234#define CFG_DOC_SIZE 0x00100000
235
wdenk0f8c9762002-08-19 11:57:05 +0000236/* Flash bank size (for preliminary settings)
237 */
238#define CFG_FLASH_SIZE CFG_FLASH0_SIZE
239
240/*-----------------------------------------------------------------------
241 * FLASH organization
242 */
243#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkefa329c2004-03-23 20:18:25 +0000244#ifdef CONFIG_FLASH_32MB
245#define CFG_MAX_FLASH_SECT 135 /* max num of sects on one chip */
246#else
wdenk0f8c9762002-08-19 11:57:05 +0000247#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenkefa329c2004-03-23 20:18:25 +0000248#endif
wdenk0f8c9762002-08-19 11:57:05 +0000249#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
250#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
251
252#if 0
253/* Start port with environment in flash; switch to EEPROM later */
254#define CFG_ENV_IS_IN_FLASH 1
255#define CFG_ENV_ADDR (CFG_FLASH_BASE+0x40000)
256#define CFG_ENV_SIZE 0x40000
257#define CFG_ENV_SECT_SIZE 0x40000
258#else
259/* Final version: environment in EEPROM */
260#define CFG_ENV_IS_IN_EEPROM 1
261#define CFG_I2C_EEPROM_ADDR 0x58
262#define CFG_I2C_EEPROM_ADDR_LEN 1
263#define CFG_EEPROM_PAGE_WRITE_BITS 4
264#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk3bac3512003-03-12 10:41:04 +0000265#define CFG_ENV_OFFSET 512
266#define CFG_ENV_SIZE (2048 - 512)
wdenk0f8c9762002-08-19 11:57:05 +0000267#endif
268
269/*-----------------------------------------------------------------------
270 * Hard Reset Configuration Words
271 *
272 * if you change bits in the HRCW, you must also change the CFG_*
273 * defines for the various registers affected by the HRCW e.g. changing
274 * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
275 */
276#if defined(CONFIG_BOOT_ROM)
277#define CFG_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
278#else
279#define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
280#endif
281
282/* no slaves so just fill with zeros */
283#define CFG_HRCW_SLAVE1 0
284#define CFG_HRCW_SLAVE2 0
285#define CFG_HRCW_SLAVE3 0
286#define CFG_HRCW_SLAVE4 0
287#define CFG_HRCW_SLAVE5 0
288#define CFG_HRCW_SLAVE6 0
289#define CFG_HRCW_SLAVE7 0
290
291/*-----------------------------------------------------------------------
292 * Internal Memory Mapped Register
293 */
294#define CFG_IMMR 0xF0000000
295
296/*-----------------------------------------------------------------------
297 * Definitions for initial stack pointer and data area (in DPRAM)
298 */
299#define CFG_INIT_RAM_ADDR CFG_IMMR
300#define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
301#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
302#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
303#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
304
305/*-----------------------------------------------------------------------
306 * Start addresses for the final memory configuration
307 * (Set up by the startup code)
308 * Please note that CFG_SDRAM_BASE _must_ start at 0
309 *
310 * 60x SDRAM is mapped at CFG_SDRAM_BASE, local SDRAM
311 * is mapped at SDRAM_BASE2_PRELIM.
312 */
313#define CFG_SDRAM_BASE 0x00000000
314#define CFG_FLASH_BASE CFG_FLASH0_BASE
315#define CFG_MONITOR_BASE TEXT_BASE
316#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
317#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
318
319#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
320# define CFG_RAMBOOT
321#endif
322
wdenk10f67012003-03-25 18:06:06 +0000323#ifdef CONFIG_PCI
wdenk4d75a502003-03-25 16:50:56 +0000324#define CONFIG_PCI_PNP
325#define CONFIG_EEPRO100
stroese53cf9432003-06-05 15:39:44 +0000326#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk10f67012003-03-25 18:06:06 +0000327#endif
wdenk4d75a502003-03-25 16:50:56 +0000328
wdenk0f8c9762002-08-19 11:57:05 +0000329/*
330 * Internal Definitions
331 *
332 * Boot Flags
333 */
334#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
335#define BOOTFLAG_WARM 0x02 /* Software reboot */
336
337
338/*-----------------------------------------------------------------------
339 * Cache Configuration
340 */
341#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeligeracf02692007-07-08 14:49:44 -0500342#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000343# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
344#endif
345
346/*-----------------------------------------------------------------------
347 * HIDx - Hardware Implementation-dependent Registers 2-11
348 *-----------------------------------------------------------------------
349 * HID0 also contains cache control - initially enable both caches and
350 * invalidate contents, then the final state leaves only the instruction
351 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
352 * but Soft reset does not.
353 *
354 * HID1 has only read-only information - nothing to set.
355 */
356#define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
wdenk8bde7f72003-06-27 21:31:46 +0000357 HID0_IFEM|HID0_ABE)
wdenk0f8c9762002-08-19 11:57:05 +0000358#define CFG_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
359#define CFG_HID2 0
360
361/*-----------------------------------------------------------------------
362 * RMR - Reset Mode Register 5-5
363 *-----------------------------------------------------------------------
364 * turn on Checkstop Reset Enable
365 */
366#define CFG_RMR RMR_CSRE
367
368/*-----------------------------------------------------------------------
369 * BCR - Bus Configuration 4-25
370 *-----------------------------------------------------------------------
371 */
372
373#define BCR_APD01 0x10000000
374#define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
375
376/*-----------------------------------------------------------------------
377 * SIUMCR - SIU Module Configuration 4-31
378 *-----------------------------------------------------------------------
379 */
380#if 0
381#define CFG_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)
382#else
383#define CFG_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
384#endif
385
386
387/*-----------------------------------------------------------------------
388 * SYPCR - System Protection Control 4-35
389 * SYPCR can only be written once after reset!
390 *-----------------------------------------------------------------------
391 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
392 */
393#if defined(CONFIG_WATCHDOG)
394#define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk8bde7f72003-06-27 21:31:46 +0000395 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
wdenk0f8c9762002-08-19 11:57:05 +0000396#else
397#define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk8bde7f72003-06-27 21:31:46 +0000398 SYPCR_SWRI|SYPCR_SWP)
wdenk0f8c9762002-08-19 11:57:05 +0000399#endif /* CONFIG_WATCHDOG */
400
401/*-----------------------------------------------------------------------
402 * TMCNTSC - Time Counter Status and Control 4-40
403 *-----------------------------------------------------------------------
404 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
405 * and enable Time Counter
406 */
407#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
408
409/*-----------------------------------------------------------------------
410 * PISCR - Periodic Interrupt Status and Control 4-42
411 *-----------------------------------------------------------------------
412 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
413 * Periodic timer
414 */
415#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
416
417/*-----------------------------------------------------------------------
418 * SCCR - System Clock Control 9-8
419 *-----------------------------------------------------------------------
420 */
wdenk7152b1d2003-09-05 23:19:14 +0000421#define CFG_SCCR (SCCR_DFBRG00)
wdenk0f8c9762002-08-19 11:57:05 +0000422
423/*-----------------------------------------------------------------------
424 * RCCR - RISC Controller Configuration 13-7
425 *-----------------------------------------------------------------------
426 */
427#define CFG_RCCR 0
428
429/*
430 * Init Memory Controller:
431 *
432 * Bank Bus Machine PortSz Device
433 * ---- --- ------- ------ ------
434 * 0 60x GPCM 64 bit FLASH
435 * 1 60x SDRAM 64 bit SDRAM
wdenk0f8c9762002-08-19 11:57:05 +0000436 *
437 */
438
439 /* Initialize SDRAM on local bus
440 */
441#define CFG_INIT_LOCAL_SDRAM
442
443
444/* Minimum mask to separate preliminary
445 * address ranges for CS[0:2]
446 */
447#define CFG_MIN_AM_MASK 0xC0000000
448
wdenkefa329c2004-03-23 20:18:25 +0000449/*
450 * we use the same values for 32 MB and 128 MB SDRAM
451 * refresh rate = 7.73 uS (64 MHz Bus Clock)
452 */
453#define CFG_MPTPR 0x2000
454#define CFG_PSRT 0x0E
wdenk0f8c9762002-08-19 11:57:05 +0000455
456#define CFG_MRS_OFFS 0x00000000
457
458
459#if defined(CONFIG_BOOT_ROM)
460/*
461 * Bank 0 - Boot ROM (8 bit wide)
462 */
463#define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
464 BRx_PS_8 |\
465 BRx_MS_GPCM_P |\
466 BRx_V)
467
468#define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
469 ORxG_CSNT |\
470 ORxG_ACS_DIV1 |\
471 ORxG_SCY_3_CLK |\
472 ORxG_EHTR |\
473 ORxG_TRLX)
474
475/*
476 * Bank 1 - Flash (64 bit wide)
477 */
478#define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
479 BRx_PS_64 |\
480 BRx_MS_GPCM_P |\
481 BRx_V)
482
483#define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
484 ORxG_CSNT |\
485 ORxG_ACS_DIV1 |\
486 ORxG_SCY_3_CLK |\
487 ORxG_EHTR |\
488 ORxG_TRLX)
489
490#else /* ! CONFIG_BOOT_ROM */
491
492/*
493 * Bank 0 - Flash (64 bit wide)
494 */
495#define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000496 BRx_PS_64 |\
497 BRx_MS_GPCM_P |\
498 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000499
500#define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
wdenk8bde7f72003-06-27 21:31:46 +0000501 ORxG_CSNT |\
502 ORxG_ACS_DIV1 |\
503 ORxG_SCY_3_CLK |\
504 ORxG_EHTR |\
505 ORxG_TRLX)
wdenk0f8c9762002-08-19 11:57:05 +0000506
507/*
508 * Bank 1 - Disk-On-Chip
509 */
510#define CFG_BR1_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
511 BRx_PS_8 |\
512 BRx_MS_GPCM_P |\
513 BRx_V)
514
515#define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
516 ORxG_CSNT |\
517 ORxG_ACS_DIV1 |\
518 ORxG_SCY_3_CLK |\
519 ORxG_EHTR |\
520 ORxG_TRLX)
521
522#endif /* CONFIG_BOOT_ROM */
523
524/* Bank 2 - SDRAM
525 */
wdenkefa329c2004-03-23 20:18:25 +0000526
wdenk0f8c9762002-08-19 11:57:05 +0000527#ifndef CFG_RAMBOOT
528#define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000529 BRx_PS_64 |\
530 BRx_MS_SDRAM_P |\
531 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000532
533 /* SDRAM initialization values for 8-column chips
534 */
535#define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
wdenk8bde7f72003-06-27 21:31:46 +0000536 ORxS_BPD_4 |\
537 ORxS_ROWST_PBI0_A9 |\
538 ORxS_NUMR_12)
wdenk0f8c9762002-08-19 11:57:05 +0000539
540#define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
wdenk8bde7f72003-06-27 21:31:46 +0000541 PSDMR_BSMA_A14_A16 |\
542 PSDMR_SDA10_PBI0_A10 |\
543 PSDMR_RFRC_7_CLK |\
544 PSDMR_PRETOACT_2W |\
545 PSDMR_ACTTORW_1W |\
546 PSDMR_LDOTOPRE_1C |\
547 PSDMR_WRC_1C |\
548 PSDMR_CL_2)
wdenk0f8c9762002-08-19 11:57:05 +0000549
550 /* SDRAM initialization values for 9-column chips
551 */
552#define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
wdenk8bde7f72003-06-27 21:31:46 +0000553 ORxS_BPD_4 |\
554 ORxS_ROWST_PBI0_A7 |\
555 ORxS_NUMR_13)
wdenk0f8c9762002-08-19 11:57:05 +0000556
557#define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
wdenk8bde7f72003-06-27 21:31:46 +0000558 PSDMR_BSMA_A13_A15 |\
559 PSDMR_SDA10_PBI0_A9 |\
560 PSDMR_RFRC_7_CLK |\
561 PSDMR_PRETOACT_2W |\
562 PSDMR_ACTTORW_1W |\
563 PSDMR_LDOTOPRE_1C |\
564 PSDMR_WRC_1C |\
565 PSDMR_CL_2)
wdenk0f8c9762002-08-19 11:57:05 +0000566
567#define CFG_OR2_PRELIM CFG_OR2_9COL
568#define CFG_PSDMR CFG_PSDMR_9COL
569
570#endif /* CFG_RAMBOOT */
571
572#endif /* __CONFIG_H */