Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 2 | /* |
| 3 | * UniPhier SG (SoC Glue) block registers |
| 4 | * |
Masahiro Yamada | e27d6c7 | 2017-01-21 18:05:26 +0900 | [diff] [blame] | 5 | * Copyright (C) 2011-2015 Copyright (C) 2011-2015 Panasonic Corporation |
| 6 | * Copyright (C) 2016-2017 Socionext Inc. |
| 7 | * Author: Masahiro Yamada <yamada.masahiro@socionext.com> |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 8 | */ |
| 9 | |
Masahiro Yamada | e27d6c7 | 2017-01-21 18:05:26 +0900 | [diff] [blame] | 10 | #ifndef UNIPHIER_SG_REGS_H |
| 11 | #define UNIPHIER_SG_REGS_H |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 12 | |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 13 | #ifndef __ASSEMBLY__ |
| 14 | #include <linux/compiler.h> |
| 15 | #define sg_base ((void __iomem *)SG_BASE) |
| 16 | #endif |
| 17 | |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 18 | /* Base Address */ |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 19 | #define SG_BASE 0x5f800000 |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 20 | |
| 21 | /* Revision */ |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 22 | #define SG_REVISION 0x0000 |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 23 | |
| 24 | /* Memory Configuration */ |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 25 | #define SG_MEMCONF 0x0400 |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 26 | |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 27 | #define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0)) |
Masahiro Yamada | 367a0d5 | 2015-01-21 15:27:47 +0900 | [diff] [blame] | 28 | #define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0)) |
| 29 | #define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0)) |
| 30 | #define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0)) |
| 31 | #define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0)) |
| 32 | #define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0)) |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 33 | #define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8) |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 34 | #define SG_MEMCONF_CH0_NUM_1 (0x1 << 8) |
| 35 | #define SG_MEMCONF_CH0_NUM_2 (0x0 << 8) |
| 36 | |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 37 | #define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2)) |
Masahiro Yamada | 367a0d5 | 2015-01-21 15:27:47 +0900 | [diff] [blame] | 38 | #define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2)) |
| 39 | #define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2)) |
| 40 | #define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2)) |
| 41 | #define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2)) |
| 42 | #define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2)) |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 43 | #define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9) |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 44 | #define SG_MEMCONF_CH1_NUM_1 (0x1 << 9) |
| 45 | #define SG_MEMCONF_CH1_NUM_2 (0x0 << 9) |
| 46 | |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 47 | #define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16)) |
Masahiro Yamada | 0ba924a | 2015-01-21 15:27:48 +0900 | [diff] [blame] | 48 | #define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16)) |
| 49 | #define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16)) |
| 50 | #define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16)) |
| 51 | #define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16)) |
Masahiro Yamada | 9d0c2ce | 2016-04-21 14:43:18 +0900 | [diff] [blame] | 52 | #define SG_MEMCONF_CH2_SZ_1G ((0x1 << 26) | (0x01 << 16)) |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 53 | #define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24) |
Masahiro Yamada | 0ba924a | 2015-01-21 15:27:48 +0900 | [diff] [blame] | 54 | #define SG_MEMCONF_CH2_NUM_1 (0x1 << 24) |
| 55 | #define SG_MEMCONF_CH2_NUM_2 (0x0 << 24) |
Masahiro Yamada | 9d0c2ce | 2016-04-21 14:43:18 +0900 | [diff] [blame] | 56 | /* PH1-LD6b, ProXstream2, PH1-LD20 only */ |
Masahiro Yamada | 019df87 | 2015-09-22 00:27:41 +0900 | [diff] [blame] | 57 | #define SG_MEMCONF_CH2_DISABLE (0x1 << 21) |
Masahiro Yamada | 0ba924a | 2015-01-21 15:27:48 +0900 | [diff] [blame] | 58 | |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 59 | #define SG_MEMCONF_SPARSEMEM (0x1 << 4) |
| 60 | |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 61 | #define SG_USBPHYCTRL 0x0500 |
| 62 | #define SG_ETPHYPSHUT 0x0554 |
| 63 | #define SG_ETPHYCNT 0x0550 |
Masahiro Yamada | 667dbcd | 2016-05-24 21:14:01 +0900 | [diff] [blame] | 64 | |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 65 | /* Pin Control */ |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 66 | #define SG_PINCTRL_BASE 0x1000 |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 67 | |
Masahiro Yamada | 28f40d4 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 68 | /* PH1-Pro4, PH1-Pro5 */ |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 69 | #define SG_LOADPINCTRL 0x1700 |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 70 | |
| 71 | /* Input Enable */ |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 72 | #define SG_IECTRL 0x1d00 |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 73 | |
| 74 | /* Pin Monitor */ |
Masahiro Yamada | d41b358 | 2019-07-10 20:07:40 +0900 | [diff] [blame^] | 75 | #define SG_PINMON0 0x00100100 |
| 76 | #define SG_PINMON2 0x00100108 |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 77 | |
| 78 | #define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19) |
| 79 | #define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19) |
| 80 | #define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19) |
| 81 | #define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19) |
| 82 | |
| 83 | #define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16) |
| 84 | #define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16) |
| 85 | #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16) |
| 86 | #define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16) |
| 87 | #define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16) |
| 88 | |
| 89 | #define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16) |
| 90 | #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16) |
| 91 | #define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16) |
| 92 | #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16) |
| 93 | |
Masahiro Yamada | e27d6c7 | 2017-01-21 18:05:26 +0900 | [diff] [blame] | 94 | #endif /* UNIPHIER_SG_REGS_H */ |