blob: cba02d1f4aee37993ff033fcb28b9de463ed9d0b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Masahiro Yamada5894ca02014-10-03 19:21:06 +09002/*
3 * UniPhier SG (SoC Glue) block registers
4 *
Masahiro Yamadae27d6c72017-01-21 18:05:26 +09005 * Copyright (C) 2011-2015 Copyright (C) 2011-2015 Panasonic Corporation
6 * Copyright (C) 2016-2017 Socionext Inc.
7 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada5894ca02014-10-03 19:21:06 +09008 */
9
Masahiro Yamadae27d6c72017-01-21 18:05:26 +090010#ifndef UNIPHIER_SG_REGS_H
11#define UNIPHIER_SG_REGS_H
Masahiro Yamada5894ca02014-10-03 19:21:06 +090012
Masahiro Yamadad41b3582019-07-10 20:07:40 +090013#ifndef __ASSEMBLY__
14#include <linux/compiler.h>
15#define sg_base ((void __iomem *)SG_BASE)
16#endif
17
Masahiro Yamada5894ca02014-10-03 19:21:06 +090018/* Base Address */
Masahiro Yamadad41b3582019-07-10 20:07:40 +090019#define SG_BASE 0x5f800000
Masahiro Yamada5894ca02014-10-03 19:21:06 +090020
21/* Revision */
Masahiro Yamadad41b3582019-07-10 20:07:40 +090022#define SG_REVISION 0x0000
Masahiro Yamada5894ca02014-10-03 19:21:06 +090023
24/* Memory Configuration */
Masahiro Yamadad41b3582019-07-10 20:07:40 +090025#define SG_MEMCONF 0x0400
Masahiro Yamada5894ca02014-10-03 19:21:06 +090026
Masahiro Yamada323d1f92015-09-22 00:27:39 +090027#define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0))
Masahiro Yamada367a0d52015-01-21 15:27:47 +090028#define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0))
29#define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0))
30#define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0))
31#define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0))
32#define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0))
Masahiro Yamada323d1f92015-09-22 00:27:39 +090033#define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090034#define SG_MEMCONF_CH0_NUM_1 (0x1 << 8)
35#define SG_MEMCONF_CH0_NUM_2 (0x0 << 8)
36
Masahiro Yamada323d1f92015-09-22 00:27:39 +090037#define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2))
Masahiro Yamada367a0d52015-01-21 15:27:47 +090038#define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2))
39#define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2))
40#define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2))
41#define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2))
42#define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2))
Masahiro Yamada323d1f92015-09-22 00:27:39 +090043#define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090044#define SG_MEMCONF_CH1_NUM_1 (0x1 << 9)
45#define SG_MEMCONF_CH1_NUM_2 (0x0 << 9)
46
Masahiro Yamada323d1f92015-09-22 00:27:39 +090047#define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16))
Masahiro Yamada0ba924a2015-01-21 15:27:48 +090048#define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16))
49#define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16))
50#define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16))
51#define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16))
Masahiro Yamada9d0c2ce2016-04-21 14:43:18 +090052#define SG_MEMCONF_CH2_SZ_1G ((0x1 << 26) | (0x01 << 16))
Masahiro Yamada323d1f92015-09-22 00:27:39 +090053#define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24)
Masahiro Yamada0ba924a2015-01-21 15:27:48 +090054#define SG_MEMCONF_CH2_NUM_1 (0x1 << 24)
55#define SG_MEMCONF_CH2_NUM_2 (0x0 << 24)
Masahiro Yamada9d0c2ce2016-04-21 14:43:18 +090056/* PH1-LD6b, ProXstream2, PH1-LD20 only */
Masahiro Yamada019df872015-09-22 00:27:41 +090057#define SG_MEMCONF_CH2_DISABLE (0x1 << 21)
Masahiro Yamada0ba924a2015-01-21 15:27:48 +090058
Masahiro Yamada5894ca02014-10-03 19:21:06 +090059#define SG_MEMCONF_SPARSEMEM (0x1 << 4)
60
Masahiro Yamadad41b3582019-07-10 20:07:40 +090061#define SG_USBPHYCTRL 0x0500
62#define SG_ETPHYPSHUT 0x0554
63#define SG_ETPHYCNT 0x0550
Masahiro Yamada667dbcd2016-05-24 21:14:01 +090064
Masahiro Yamada5894ca02014-10-03 19:21:06 +090065/* Pin Control */
Masahiro Yamadad41b3582019-07-10 20:07:40 +090066#define SG_PINCTRL_BASE 0x1000
Masahiro Yamada5894ca02014-10-03 19:21:06 +090067
Masahiro Yamada28f40d42015-09-22 00:27:40 +090068/* PH1-Pro4, PH1-Pro5 */
Masahiro Yamadad41b3582019-07-10 20:07:40 +090069#define SG_LOADPINCTRL 0x1700
Masahiro Yamada5894ca02014-10-03 19:21:06 +090070
71/* Input Enable */
Masahiro Yamadad41b3582019-07-10 20:07:40 +090072#define SG_IECTRL 0x1d00
Masahiro Yamada5894ca02014-10-03 19:21:06 +090073
74/* Pin Monitor */
Masahiro Yamadad41b3582019-07-10 20:07:40 +090075#define SG_PINMON0 0x00100100
76#define SG_PINMON2 0x00100108
Masahiro Yamada5894ca02014-10-03 19:21:06 +090077
78#define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19)
79#define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19)
80#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19)
81#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19)
82
83#define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16)
84#define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16)
85#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16)
86#define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16)
87#define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16)
88
89#define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16)
90#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16)
91#define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16)
92#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16)
93
Masahiro Yamadae27d6c72017-01-21 18:05:26 +090094#endif /* UNIPHIER_SG_REGS_H */