blob: 06109286e90925fc7d5bafc68bbe7b9fe18e5c8f [file] [log] [blame]
Rafal Jaworowski8993e542007-07-27 14:43:59 +02001/*
2 * (C) Copyright 2007 DENX Software Engineering
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 */
23
24#include <common.h>
25#include <mpc512x.h>
26#include <asm/bitops.h>
27#include <command.h>
John Rigby8a490422008-08-28 13:17:07 -060028#include <asm/processor.h>
Wolfgang Denke343ab82008-01-13 00:55:47 +010029#include <fdt_support.h>
Martha Marxf31c49d2008-05-29 14:23:25 -040030#ifdef CONFIG_MISC_INIT_R
31#include <i2c.h>
32#endif
Wolfgang Denk9b55a252008-07-11 01:16:00 +020033
Rafal Jaworowski8993e542007-07-27 14:43:59 +020034/* Clocks in use */
35#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
36 CLOCK_SCCR1_LPC_EN | \
37 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
38 CLOCK_SCCR1_PSCFIFO_EN | \
39 CLOCK_SCCR1_DDR_EN | \
Wolfgang Denk8d103072008-01-13 23:37:50 +010040 CLOCK_SCCR1_FEC_EN | \
John Rigby5f91db72008-02-26 09:38:14 -070041 CLOCK_SCCR1_PCI_EN | \
Wolfgang Denk8d103072008-01-13 23:37:50 +010042 CLOCK_SCCR1_TPR_EN)
Rafal Jaworowski8993e542007-07-27 14:43:59 +020043
44#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
45 CLOCK_SCCR2_SPDIF_EN | \
York Sun0e1bad42008-05-05 10:20:01 -050046 CLOCK_SCCR2_DIU_EN | \
Rafal Jaworowski8993e542007-07-27 14:43:59 +020047 CLOCK_SCCR2_I2C_EN)
48
49#define CSAW_START(start) ((start) & 0xFFFF0000)
50#define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
51
52long int fixed_sdram(void);
53
54int board_early_init_f (void)
55{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Wolfgang Denk9b55a252008-07-11 01:16:00 +020057 u32 lpcaw;
Rafal Jaworowski8993e542007-07-27 14:43:59 +020058
59 /*
60 * Initialize Local Window for the CPLD registers access (CS2 selects
61 * the CPLD chip)
62 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063 im->sysconf.lpcs2aw = CSAW_START(CONFIG_SYS_CPLD_BASE) |
64 CSAW_STOP(CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_SIZE);
65 im->lpc.cs_cfg[2] = CONFIG_SYS_CS2_CFG;
Rafal Jaworowski8993e542007-07-27 14:43:59 +020066
67 /*
68 * According to MPC5121e RM, configuring local access windows should
69 * be followed by a dummy read of the config register that was
70 * modified last and an isync
71 */
72 lpcaw = im->sysconf.lpcs2aw;
73 __asm__ __volatile__ ("isync");
74
75 /*
76 * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
77 *
78 * Without this the flash identification routine fails, as it needs to issue
79 * write commands in order to establish the device ID.
80 */
Rafal Jaworowski8993e542007-07-27 14:43:59 +020081
Martha Marxf31c49d2008-05-29 14:23:25 -040082#ifdef CONFIG_ADS5121_REV2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083 *((volatile u8 *)(CONFIG_SYS_CPLD_BASE + 0x08)) = 0xC1;
Martha Marxf31c49d2008-05-29 14:23:25 -040084#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085 if (*((u8 *)(CONFIG_SYS_CPLD_BASE + 0x08)) & 0x04) {
86 *((volatile u8 *)(CONFIG_SYS_CPLD_BASE + 0x08)) = 0xC1;
Martha Marxf31c49d2008-05-29 14:23:25 -040087 } else {
88 /* running from Backup flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089 *((volatile u8 *)(CONFIG_SYS_CPLD_BASE + 0x08)) = 0x32;
Martha Marxf31c49d2008-05-29 14:23:25 -040090 }
91#endif
92 /*
93 * Configure Flash Speed
94 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095 *((volatile u32 *)(CONFIG_SYS_IMMR + LPC_OFFSET + CS0_CONFIG)) = CONFIG_SYS_CS0_CFG;
John Rigby8a490422008-08-28 13:17:07 -060096 if (SVR_MJREV (im->sysconf.spridr) >= 2) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097 *((volatile u32 *)(CONFIG_SYS_IMMR + LPC_OFFSET + CS_ALE_TIMING_CONFIG)) = CONFIG_SYS_CS_ALETIMING;
John Rigby8a490422008-08-28 13:17:07 -060098 }
Rafal Jaworowski8993e542007-07-27 14:43:59 +020099 /*
100 * Enable clocks
101 */
102 im->clk.sccr[0] = SCCR1_CLOCKS_EN;
103 im->clk.sccr[1] = SCCR2_CLOCKS_EN;
104
105 return 0;
106}
107
Becky Bruce9973e3c2008-06-09 16:03:40 -0500108phys_size_t initdram (int board_type)
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200109{
110 u32 msize = 0;
111
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200112 msize = fixed_sdram ();
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200113
114 return msize;
115}
116
117/*
118 * fixed sdram init -- the board doesn't use memory modules that have serial presence
119 * detect or similar mechanism for discovery of the DRAM settings
120 */
121long int fixed_sdram (void)
122{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
124 u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200125 u32 msize_log2 = __ilog2 (msize);
126 u32 i;
127
128 /* Initialize IO Control */
Kenneth Johansson66894842008-07-15 12:13:38 +0200129 im->io_ctrl.regs[IOCTL_MEM/4] = IOCTRL_MUX_DDR;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200130
131 /* Initialize DDR Local Window */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132 im->sysconf.ddrlaw.bar = CONFIG_SYS_DDR_BASE & 0xFFFFF000;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200133 im->sysconf.ddrlaw.ar = msize_log2 - 1;
134
135 /*
136 * According to MPC5121e RM, configuring local access windows should
137 * be followed by a dummy read of the config register that was
138 * modified last and an isync
Wolfgang Denkb1b54e32007-08-02 21:27:46 +0200139 */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200140 i = im->sysconf.ddrlaw.ar;
141 __asm__ __volatile__ ("isync");
142
143 /* Enable DDR */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144 im->mddrc.ddr_sys_config = CONFIG_SYS_MDDRC_SYS_CFG_EN;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200145
146 /* Initialize DDR Priority Manager */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147 im->mddrc.prioman_config1 = CONFIG_SYS_MDDRCGRP_PM_CFG1;
148 im->mddrc.prioman_config2 = CONFIG_SYS_MDDRCGRP_PM_CFG2;
149 im->mddrc.hiprio_config = CONFIG_SYS_MDDRCGRP_HIPRIO_CFG;
150 im->mddrc.lut_table0_main_upper = CONFIG_SYS_MDDRCGRP_LUT0_MU;
151 im->mddrc.lut_table0_main_lower = CONFIG_SYS_MDDRCGRP_LUT0_ML;
152 im->mddrc.lut_table1_main_upper = CONFIG_SYS_MDDRCGRP_LUT1_MU;
153 im->mddrc.lut_table1_main_lower = CONFIG_SYS_MDDRCGRP_LUT1_ML;
154 im->mddrc.lut_table2_main_upper = CONFIG_SYS_MDDRCGRP_LUT2_MU;
155 im->mddrc.lut_table2_main_lower = CONFIG_SYS_MDDRCGRP_LUT2_ML;
156 im->mddrc.lut_table3_main_upper = CONFIG_SYS_MDDRCGRP_LUT3_MU;
157 im->mddrc.lut_table3_main_lower = CONFIG_SYS_MDDRCGRP_LUT3_ML;
158 im->mddrc.lut_table4_main_upper = CONFIG_SYS_MDDRCGRP_LUT4_MU;
159 im->mddrc.lut_table4_main_lower = CONFIG_SYS_MDDRCGRP_LUT4_ML;
160 im->mddrc.lut_table0_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT0_AU;
161 im->mddrc.lut_table0_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT0_AL;
162 im->mddrc.lut_table1_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT1_AU;
163 im->mddrc.lut_table1_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT1_AL;
164 im->mddrc.lut_table2_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT2_AU;
165 im->mddrc.lut_table2_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT2_AL;
166 im->mddrc.lut_table3_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT3_AU;
167 im->mddrc.lut_table3_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT3_AL;
168 im->mddrc.lut_table4_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT4_AU;
169 im->mddrc.lut_table4_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT4_AL;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200170
171 /* Initialize MDDRC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172 im->mddrc.ddr_sys_config = CONFIG_SYS_MDDRC_SYS_CFG;
173 im->mddrc.ddr_time_config0 = CONFIG_SYS_MDDRC_TIME_CFG0;
174 im->mddrc.ddr_time_config1 = CONFIG_SYS_MDDRC_TIME_CFG1;
175 im->mddrc.ddr_time_config2 = CONFIG_SYS_MDDRC_TIME_CFG2;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200176
177 /* Initialize DDR */
178 for (i = 0; i < 10; i++)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179 im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181 im->mddrc.ddr_command = CONFIG_SYS_MICRON_PCHG_ALL;
182 im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
183 im->mddrc.ddr_command = CONFIG_SYS_MICRON_RFSH;
184 im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
185 im->mddrc.ddr_command = CONFIG_SYS_MICRON_RFSH;
186 im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
187 im->mddrc.ddr_command = CONFIG_SYS_MICRON_INIT_DEV_OP;
188 im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
189 im->mddrc.ddr_command = CONFIG_SYS_MICRON_EM2;
190 im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
191 im->mddrc.ddr_command = CONFIG_SYS_MICRON_PCHG_ALL;
192 im->mddrc.ddr_command = CONFIG_SYS_MICRON_EM2;
193 im->mddrc.ddr_command = CONFIG_SYS_MICRON_EM3;
194 im->mddrc.ddr_command = CONFIG_SYS_MICRON_EN_DLL;
195 im->mddrc.ddr_command = CONFIG_SYS_MICRON_INIT_DEV_OP;
196 im->mddrc.ddr_command = CONFIG_SYS_MICRON_PCHG_ALL;
197 im->mddrc.ddr_command = CONFIG_SYS_MICRON_RFSH;
198 im->mddrc.ddr_command = CONFIG_SYS_MICRON_INIT_DEV_OP;
199 im->mddrc.ddr_command = CONFIG_SYS_MICRON_OCD_DEFAULT;
200 im->mddrc.ddr_command = CONFIG_SYS_MICRON_PCHG_ALL;
201 im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200202
203 /* Start MDDRC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204 im->mddrc.ddr_time_config0 = CONFIG_SYS_MDDRC_TIME_CFG0_RUN;
205 im->mddrc.ddr_sys_config = CONFIG_SYS_MDDRC_SYS_CFG_RUN;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200206
207 return msize;
208}
209
York Sun0e1bad42008-05-05 10:20:01 -0500210int misc_init_r(void)
211{
212 u8 tmp_val;
Wolfgang Denk9b55a252008-07-11 01:16:00 +0200213 extern int ads5121_diu_init(void);
York Sun0e1bad42008-05-05 10:20:01 -0500214
215 /* Using this for DIU init before the driver in linux takes over
216 * Enable the TFP410 Encoder (I2C address 0x38)
217 */
218
219 i2c_set_bus_num(2);
220 tmp_val = 0xBF;
221 i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
222 /* Verify if enabled */
223 tmp_val = 0;
224 i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
225 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
226
227 tmp_val = 0x10;
228 i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
229 /* Verify if enabled */
230 tmp_val = 0;
231 i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
232 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
233
234#ifdef CONFIG_FSL_DIU_FB
235#if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
236 ads5121_diu_init();
237#endif
238#endif
239
240 return 0;
241}
Kenneth Johansson66894842008-07-15 12:13:38 +0200242static iopin_t ioregs_init[] = {
243 /* FUNC1=FEC_RX_DV Sets Next 3 to FEC pads */
244 {
245 IOCTL_SPDIF_TXCLK, 3, 0,
246 IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
247 IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
248 },
249 /* Set highest Slew on 9 PATA pins */
250 {
251 IOCTL_PATA_CE1, 9, 1,
252 IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
253 IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
254 },
255 /* FUNC1=FEC_COL Sets Next 15 to FEC pads */
256 {
257 IOCTL_PSC0_0, 15, 0,
258 IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
259 IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
260 },
261 /* FUNC1=SPDIF_TXCLK */
262 {
263 IOCTL_LPC_CS1, 1, 0,
264 IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
265 IO_PIN_PUE(0) | IO_PIN_ST(1) | IO_PIN_DS(3)
266 },
267 /* FUNC2=SPDIF_TX and sets Next pin to SPDIF_RX */
268 {
269 IOCTL_I2C1_SCL, 2, 0,
270 IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
271 IO_PIN_PUE(0) | IO_PIN_ST(1) | IO_PIN_DS(3)
272 },
273 /* FUNC2=DIU CLK */
274 {
275 IOCTL_PSC6_0, 1, 0,
276 IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
277 IO_PIN_PUE(0) | IO_PIN_ST(1) | IO_PIN_DS(3)
278 },
279 /* FUNC2=DIU_HSYNC */
280 {
281 IOCTL_PSC6_1, 1, 0,
282 IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
283 IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
284 },
285 /* FUNC2=DIUVSYNC Sets Next 26 to DIU Pads */
286 {
287 IOCTL_PSC6_4, 26, 0,
288 IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
289 IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
290 }
291};
York Sun0e1bad42008-05-05 10:20:01 -0500292
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200293int checkboard (void)
294{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295 ushort brd_rev = *(vu_short *) (CONFIG_SYS_CPLD_BASE + 0x00);
296 uchar cpld_rev = *(vu_char *) (CONFIG_SYS_CPLD_BASE + 0x02);
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200297
298 printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
Wolfgang Denkb1b54e32007-08-02 21:27:46 +0200299 brd_rev, cpld_rev);
Martha Marx16bee7b2008-05-29 15:37:21 -0400300 /* initialize function mux & slew rate IO inter alia on IO Pins */
Kenneth Johansson66894842008-07-15 12:13:38 +0200301
302
303 iopin_initialize(ioregs_init, sizeof(ioregs_init) / sizeof(ioregs_init[0]));
John Rigby51b67d02007-08-24 18:18:43 -0600304
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200305 return 0;
306}
Grzegorz Bernacki281ff9a2008-01-08 17:16:15 +0100307
308#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
309void ft_board_setup(void *blob, bd_t *bd)
310{
311 ft_cpu_setup(blob, bd);
312 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
313}
314#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */