blob: 769eb2f11f46046821cfb28610b5466561f3286d [file] [log] [blame]
Dave Liu5f820432006-11-03 19:33:44 -06001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
Dave Liu5f820432006-11-03 19:33:44 -06003 * Dave Liu <daveliu@freescale.com>
Dave Liu5f820432006-11-03 19:33:44 -06004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 */
13
14#include <common.h>
15#include <ioports.h>
16#include <mpc83xx.h>
17#include <i2c.h>
Dave Liu5f820432006-11-03 19:33:44 -060018#include <miiphy.h>
Dave Liu5f820432006-11-03 19:33:44 -060019#if defined(CONFIG_PCI)
20#include <pci.h>
21#endif
Dave Liu5f820432006-11-03 19:33:44 -060022#include <spd_sdram.h>
Dave Liu5f820432006-11-03 19:33:44 -060023#include <asm/mmu.h>
Kim Phillipsb3458d22007-12-20 15:57:28 -060024#if defined(CONFIG_OF_LIBFDT)
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040025#include <libfdt.h>
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040026#endif
Tony Li14778582007-08-17 10:35:59 +080027#if defined(CONFIG_PQ_MDS_PIB)
Kim Phillipse58fe952007-08-16 22:53:09 -050028#include "../common/pq-mds-pib.h"
Tony Li14778582007-08-17 10:35:59 +080029#endif
Dave Liu5f820432006-11-03 19:33:44 -060030
Dave Liu7737d5c2006-11-03 12:11:15 -060031const qe_iop_conf_t qe_iop_conf_tab[] = {
32 /* GETH1 */
33 {0, 3, 1, 0, 1}, /* TxD0 */
34 {0, 4, 1, 0, 1}, /* TxD1 */
35 {0, 5, 1, 0, 1}, /* TxD2 */
36 {0, 6, 1, 0, 1}, /* TxD3 */
37 {1, 6, 1, 0, 3}, /* TxD4 */
38 {1, 7, 1, 0, 1}, /* TxD5 */
39 {1, 9, 1, 0, 2}, /* TxD6 */
40 {1, 10, 1, 0, 2}, /* TxD7 */
41 {0, 9, 2, 0, 1}, /* RxD0 */
42 {0, 10, 2, 0, 1}, /* RxD1 */
43 {0, 11, 2, 0, 1}, /* RxD2 */
44 {0, 12, 2, 0, 1}, /* RxD3 */
45 {0, 13, 2, 0, 1}, /* RxD4 */
46 {1, 1, 2, 0, 2}, /* RxD5 */
47 {1, 0, 2, 0, 2}, /* RxD6 */
48 {1, 4, 2, 0, 2}, /* RxD7 */
49 {0, 7, 1, 0, 1}, /* TX_EN */
50 {0, 8, 1, 0, 1}, /* TX_ER */
51 {0, 15, 2, 0, 1}, /* RX_DV */
52 {0, 16, 2, 0, 1}, /* RX_ER */
53 {0, 0, 2, 0, 1}, /* RX_CLK */
54 {2, 9, 1, 0, 3}, /* GTX_CLK - CLK10 */
55 {2, 8, 2, 0, 1}, /* GTX125 - CLK9 */
56 /* GETH2 */
57 {0, 17, 1, 0, 1}, /* TxD0 */
58 {0, 18, 1, 0, 1}, /* TxD1 */
59 {0, 19, 1, 0, 1}, /* TxD2 */
60 {0, 20, 1, 0, 1}, /* TxD3 */
61 {1, 2, 1, 0, 1}, /* TxD4 */
62 {1, 3, 1, 0, 2}, /* TxD5 */
63 {1, 5, 1, 0, 3}, /* TxD6 */
64 {1, 8, 1, 0, 3}, /* TxD7 */
65 {0, 23, 2, 0, 1}, /* RxD0 */
66 {0, 24, 2, 0, 1}, /* RxD1 */
67 {0, 25, 2, 0, 1}, /* RxD2 */
68 {0, 26, 2, 0, 1}, /* RxD3 */
69 {0, 27, 2, 0, 1}, /* RxD4 */
70 {1, 12, 2, 0, 2}, /* RxD5 */
71 {1, 13, 2, 0, 3}, /* RxD6 */
72 {1, 11, 2, 0, 2}, /* RxD7 */
73 {0, 21, 1, 0, 1}, /* TX_EN */
74 {0, 22, 1, 0, 1}, /* TX_ER */
75 {0, 29, 2, 0, 1}, /* RX_DV */
76 {0, 30, 2, 0, 1}, /* RX_ER */
77 {0, 31, 2, 0, 1}, /* RX_CLK */
78 {2, 2, 1, 0, 2}, /* GTX_CLK = CLK10 */
79 {2, 3, 2, 0, 1}, /* GTX125 - CLK4 */
80
81 {0, 1, 3, 0, 2}, /* MDIO */
82 {0, 2, 1, 0, 1}, /* MDC */
83
Anton Vorontsov651d96f2007-11-14 18:54:53 +030084 {5, 0, 1, 0, 2}, /* UART2_SOUT */
85 {5, 1, 2, 0, 3}, /* UART2_CTS */
86 {5, 2, 1, 0, 1}, /* UART2_RTS */
87 {5, 3, 2, 0, 2}, /* UART2_SIN */
88
Dave Liu7737d5c2006-11-03 12:11:15 -060089 {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
90};
91
Dave Liu5f820432006-11-03 19:33:44 -060092int board_early_init_f(void)
93{
Kim Phillips3fc0bd12007-02-14 19:50:53 -060094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095 u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
96 const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -060097
98 /* Enable flash write */
99 bcsr[0xa] &= ~0x04;
100
Kim Phillipse5c4ade2008-03-28 10:19:07 -0500101 /* Disable G1TXCLK, G2TXCLK h/w buffers (rev.2.x h/w bug workaround) */
102 if (REVID_MAJOR(immr->sysconf.spridr) == 2)
Kim Phillips3fc0bd12007-02-14 19:50:53 -0600103 bcsr[0xe] = 0x30;
104
Anton Vorontsov651d96f2007-11-14 18:54:53 +0300105 /* Enable second UART */
106 bcsr[0x9] &= ~0x01;
107
Dave Liu5f820432006-11-03 19:33:44 -0600108 return 0;
109}
110
Tony Li14778582007-08-17 10:35:59 +0800111int board_early_init_r(void)
112{
113#ifdef CONFIG_PQ_MDS_PIB
114 pib_init();
115#endif
116 return 0;
117}
118
Peter Tyser9adda542009-06-30 17:15:50 -0500119#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Dave Liu5f820432006-11-03 19:33:44 -0600120extern void ddr_enable_ecc(unsigned int dram_size);
121#endif
122int fixed_sdram(void);
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400123static int sdram_init(unsigned int base);
Dave Liu5f820432006-11-03 19:33:44 -0600124
Becky Bruce9973e3c2008-06-09 16:03:40 -0500125phys_size_t initdram(int board_type)
Dave Liu5f820432006-11-03 19:33:44 -0600126{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -0600128 u32 msize = 0;
Anton Vorontsov034477b2009-09-16 23:21:57 +0400129 u32 lbc_sdram_size;
Dave Liu5f820432006-11-03 19:33:44 -0600130
131 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
132 return -1;
133
134 /* DDR SDRAM - Main SODIMM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
Dave Liu5f820432006-11-03 19:33:44 -0600136#if defined(CONFIG_SPD_EEPROM)
137 msize = spd_sdram();
138#else
139 msize = fixed_sdram();
140#endif
141
Peter Tyser9adda542009-06-30 17:15:50 -0500142#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Dave Liu5f820432006-11-03 19:33:44 -0600143 /*
144 * Initialize DDR ECC byte
145 */
146 ddr_enable_ecc(msize * 1024 * 1024);
147#endif
148 /*
149 * Initialize SDRAM if it is on local bus.
150 */
Anton Vorontsov034477b2009-09-16 23:21:57 +0400151 lbc_sdram_size = sdram_init(msize * 1024 * 1024);
152 if (!msize)
153 msize = lbc_sdram_size;
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500154
Dave Liu5f820432006-11-03 19:33:44 -0600155 /* return total bus SDRAM size(bytes) -- DDR */
156 return (msize * 1024 * 1024);
157}
158
159#if !defined(CONFIG_SPD_EEPROM)
160/*************************************************************************
161 * fixed sdram init -- doesn't use serial presence detect.
162 ************************************************************************/
163int fixed_sdram(void)
164{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -0600166 u32 msize = 0;
167 u32 ddr_size;
168 u32 ddr_size_log2;
169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170 msize = CONFIG_SYS_DDR_SIZE;
Dave Liu5f820432006-11-03 19:33:44 -0600171 for (ddr_size = msize << 20, ddr_size_log2 = 0;
172 (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
173 if (ddr_size & 1) {
174 return -1;
175 }
176 }
177 im->sysconf.ddrlaw[0].ar =
178 LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#if (CONFIG_SYS_DDR_SIZE != 256)
Dave Liu5f820432006-11-03 19:33:44 -0600180#warning Currenly any ddr size other than 256 is not supported
181#endif
Xie Xiaobod61853c2007-02-14 18:27:17 +0800182#ifdef CONFIG_DDR_II
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183 im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
184 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
185 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
186 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
187 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
188 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
189 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
190 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
191 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
192 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
193 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
194 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
Xie Xiaobod61853c2007-02-14 18:27:17 +0800195#else
Dave Liu5f820432006-11-03 19:33:44 -0600196 im->ddr.csbnds[0].csbnds = 0x00000007;
197 im->ddr.csbnds[1].csbnds = 0x0008000f;
198
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CONFIG;
200 im->ddr.cs_config[1] = CONFIG_SYS_DDR_CONFIG;
Dave Liu5f820432006-11-03 19:33:44 -0600201
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
203 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
204 im->ddr.sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Dave Liu5f820432006-11-03 19:33:44 -0600205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
207 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Xie Xiaobod61853c2007-02-14 18:27:17 +0800208#endif
Dave Liu5f820432006-11-03 19:33:44 -0600209 udelay(200);
210 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
211
212 return msize;
213}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#endif /*!CONFIG_SYS_SPD_EEPROM */
Dave Liu5f820432006-11-03 19:33:44 -0600215
216int checkboard(void)
217{
218 puts("Board: Freescale MPC8360EMDS\n");
219 return 0;
220}
221
222/*
223 * if MPC8360EMDS is soldered with SDRAM
224 */
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400225#ifdef CONFIG_SYS_LB_SDRAM
Dave Liu5f820432006-11-03 19:33:44 -0600226/*
227 * Initialize SDRAM memory on the Local Bus.
228 */
229
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400230static int sdram_init(unsigned int base)
Dave Liu5f820432006-11-03 19:33:44 -0600231{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Haiying Wang4e190b02008-10-29 11:05:55 -0400233 volatile fsl_lbus_t *lbc = &immap->lbus;
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400234 const int sdram_size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
235 int rem = base % sdram_size;
236 uint *sdram_addr;
Dave Liu5f820432006-11-03 19:33:44 -0600237
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400238 /* window base address should be aligned to the window size */
239 if (rem)
240 base = base - rem + sdram_size;
241
242 sdram_addr = (uint *)base;
Dave Liu5f820432006-11-03 19:33:44 -0600243 /*
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400244 * Setup SDRAM Base and Option Registers
Dave Liu5f820432006-11-03 19:33:44 -0600245 */
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400246 immap->lbus.bank[2].br = base | CONFIG_SYS_BR2;
247 immap->lbus.bank[2].or = CONFIG_SYS_OR2;
248 immap->sysconf.lblaw[2].bar = base;
249 immap->sysconf.lblaw[2].ar = CONFIG_SYS_LBLAWAR2;
250
Dave Liu5f820432006-11-03 19:33:44 -0600251 /*setup mtrpt, lsrt and lbcr for LB bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252 lbc->lbcr = CONFIG_SYS_LBC_LBCR;
253 lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
254 lbc->lsrt = CONFIG_SYS_LBC_LSRT;
Dave Liu5f820432006-11-03 19:33:44 -0600255 asm("sync");
256
257 /*
258 * Configure the SDRAM controller Machine Mode Register.
259 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* Normal Operation */
261 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1; /* Precharge All Banks */
Dave Liu5f820432006-11-03 19:33:44 -0600262 asm("sync");
263 *sdram_addr = 0xff;
264 udelay(100);
265
266 /*
267 * We need do 8 times auto refresh operation.
268 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2;
Dave Liu5f820432006-11-03 19:33:44 -0600270 asm("sync");
271 *sdram_addr = 0xff; /* 1 times */
272 udelay(100);
273 *sdram_addr = 0xff; /* 2 times */
274 udelay(100);
275 *sdram_addr = 0xff; /* 3 times */
276 udelay(100);
277 *sdram_addr = 0xff; /* 4 times */
278 udelay(100);
279 *sdram_addr = 0xff; /* 5 times */
280 udelay(100);
281 *sdram_addr = 0xff; /* 6 times */
282 udelay(100);
283 *sdram_addr = 0xff; /* 7 times */
284 udelay(100);
285 *sdram_addr = 0xff; /* 8 times */
286 udelay(100);
287
288 /* Mode register write operation */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
Dave Liu5f820432006-11-03 19:33:44 -0600290 asm("sync");
291 *(sdram_addr + 0xcc) = 0xff;
292 udelay(100);
293
294 /* Normal operation */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5 | 0x40000000;
Dave Liu5f820432006-11-03 19:33:44 -0600296 asm("sync");
297 *sdram_addr = 0xff;
298 udelay(100);
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400299
300 /*
301 * In non-aligned case we don't [normally] use that memory because
302 * there is a hole.
303 */
304 if (rem)
305 return 0;
306 return CONFIG_SYS_LBC_SDRAM_SIZE;
Dave Liu5f820432006-11-03 19:33:44 -0600307}
308#else
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400309static int sdram_init(unsigned int base) { return 0; }
Dave Liu5f820432006-11-03 19:33:44 -0600310#endif
311
Kim Phillips3fde9e82007-08-15 22:30:33 -0500312#if defined(CONFIG_OF_BOARD_SETUP)
313void ft_board_setup(void *blob, bd_t *bd)
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600314{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315 const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600316
Kim Phillips3fde9e82007-08-15 22:30:33 -0500317 ft_cpu_setup(blob, bd);
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400318#ifdef CONFIG_PCI
319 ft_pci_setup(blob, bd);
320#endif
Kim Phillips24f86842007-11-09 14:28:08 -0600321 /*
322 * mpc8360ea pb mds errata 2: RGMII timing
323 * if on mpc8360ea rev. 2.1,
324 * change both ucc phy-connection-types from rgmii-id to rgmii-rxid
325 */
Kim Phillipse5c4ade2008-03-28 10:19:07 -0500326 if ((REVID_MAJOR(immr->sysconf.spridr) == 2) &&
327 (REVID_MINOR(immr->sysconf.spridr) == 1)) {
Kim Phillips24f86842007-11-09 14:28:08 -0600328 int nodeoffset;
Kim Phillipsf6020822007-12-10 14:16:22 -0600329 const char *prop;
Kim Phillips363eea92008-01-15 09:51:12 -0600330 int path;
Kim Phillips24f86842007-11-09 14:28:08 -0600331
Kim Phillipsf09880e2008-01-14 16:14:46 -0600332 nodeoffset = fdt_path_offset(blob, "/aliases");
Kim Phillips24f86842007-11-09 14:28:08 -0600333 if (nodeoffset >= 0) {
Kim Phillips5b8bc602007-12-20 14:09:22 -0600334#if defined(CONFIG_HAS_ETH0)
335 /* fixup UCC 1 if using rgmii-id mode */
Kim Phillips363eea92008-01-15 09:51:12 -0600336 prop = fdt_getprop(blob, nodeoffset, "ethernet0", NULL);
337 if (prop) {
338 path = fdt_path_offset(blob, prop);
Kim Phillipsf09880e2008-01-14 16:14:46 -0600339 prop = fdt_getprop(blob, path,
340 "phy-connection-type", 0);
Kim Phillips5b8bc602007-12-20 14:09:22 -0600341 if (prop && (strcmp(prop, "rgmii-id") == 0))
Kim Phillipsf09880e2008-01-14 16:14:46 -0600342 fdt_setprop(blob, path,
343 "phy-connection-type",
344 "rgmii-rxid",
345 sizeof("rgmii-rxid"));
Kim Phillips5b8bc602007-12-20 14:09:22 -0600346 }
347#endif
348#if defined(CONFIG_HAS_ETH1)
349 /* fixup UCC 2 if using rgmii-id mode */
Kim Phillips363eea92008-01-15 09:51:12 -0600350 prop = fdt_getprop(blob, nodeoffset, "ethernet1", NULL);
351 if (prop) {
352 path = fdt_path_offset(blob, prop);
Kim Phillipsf09880e2008-01-14 16:14:46 -0600353 prop = fdt_getprop(blob, path,
354 "phy-connection-type", 0);
Kim Phillips5b8bc602007-12-20 14:09:22 -0600355 if (prop && (strcmp(prop, "rgmii-id") == 0))
Kim Phillipsf09880e2008-01-14 16:14:46 -0600356 fdt_setprop(blob, path,
357 "phy-connection-type",
358 "rgmii-rxid",
359 sizeof("rgmii-rxid"));
Kim Phillips5b8bc602007-12-20 14:09:22 -0600360 }
361#endif
Kim Phillips24f86842007-11-09 14:28:08 -0600362 }
363 }
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600364}
Kim Phillips3fde9e82007-08-15 22:30:33 -0500365#endif