blob: 596f14bf3e9e771cd2715522385b51d282ba0666 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumare84a3242017-08-31 16:12:54 +05302/*
Pramod Kumar5b595df2018-10-12 14:04:27 +00003 * Copyright 2017-2018 NXP
Ashish Kumare84a3242017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088_COMMON_H
7#define __LS1088_COMMON_H
8
Sumit Garg10e7eaf2018-01-06 09:04:24 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_BOARDINFO
12#define SPL_NO_QIXIS
13#define SPL_NO_PCI
14#define SPL_NO_ENV
15#define SPL_NO_RTC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QSPI
19#define SPL_NO_IFC
20#undef CONFIG_DISPLAY_CPUINFO
21#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053022
23#define CONFIG_REMAKE_ELF
Ashish Kumare84a3242017-08-31 16:12:54 +053024
25#include <asm/arch/stream_id_lsch3.h>
26#include <asm/arch/config.h>
27#include <asm/arch/soc.h>
28
Pramod Kumar5b595df2018-10-12 14:04:27 +000029#define LS1088ARDB_PB_BOARD 0x4A
Ashish Kumare84a3242017-08-31 16:12:54 +053030/* Link Definitions */
Pankit Garg143af3c2018-12-27 04:37:55 +000031#ifdef CONFIG_TFABOOT
32#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
33#else
Ashish Kumare84a3242017-08-31 16:12:54 +053034#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Pankit Garg143af3c2018-12-27 04:37:55 +000035#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053036
37/* Link Definitions */
Pankit Garg143af3c2018-12-27 04:37:55 +000038#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
Ashish Kumare84a3242017-08-31 16:12:54 +053039
40#define CONFIG_SKIP_LOWLEVEL_INIT
41
Ashish Kumare84a3242017-08-31 16:12:54 +053042#define CONFIG_VERY_BIG_RAM
43#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
44#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
46#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
47#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
48/*
49 * SMP Definitinos
50 */
51#define CPU_RELEASE_ADDR secondary_boot_func
52
Ashish Kumare84a3242017-08-31 16:12:54 +053053/* Size of malloc() pool */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
55
56/* I2C */
Chuanhua Han5dd043a2019-07-23 18:43:11 +080057#ifndef CONFIG_DM_I2C
Ashish Kumare84a3242017-08-31 16:12:54 +053058#define CONFIG_SYS_I2C
Chuanhua Han5dd043a2019-07-23 18:43:11 +080059#endif
60
Ashish Kumare84a3242017-08-31 16:12:54 +053061
62/* Serial Port */
Ashish Kumare84a3242017-08-31 16:12:54 +053063#define CONFIG_SYS_NS16550_SERIAL
64#define CONFIG_SYS_NS16550_REG_SIZE 1
65#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
66
67#define CONFIG_BAUDRATE 115200
68#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
69
Sumit Garg10e7eaf2018-01-06 09:04:24 +053070#if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
Ashish Kumare84a3242017-08-31 16:12:54 +053071/* IFC */
72#define CONFIG_FSL_IFC
Sumit Garg10e7eaf2018-01-06 09:04:24 +053073#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053074
75/*
76 * During booting, IFC is mapped at the region of 0x30000000.
77 * But this region is limited to 256MB. To accommodate NOR, promjet
78 * and FPGA. This region is divided as below:
79 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
80 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
81 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
82 *
83 * To accommodate bigger NOR flash and other devices, we will map IFC
84 * chip selects to as below:
85 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
86 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
87 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
88 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
89 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
90 *
91 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
92 * CONFIG_SYS_FLASH_BASE has the final address (core view)
93 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
94 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
95 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
96 */
97
98#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
99#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
100#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
101
102#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
103#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
104
105#ifndef __ASSEMBLY__
106unsigned long long get_qixis_addr(void);
107#endif
108
109#define QIXIS_BASE get_qixis_addr()
110#define QIXIS_BASE_PHYS 0x20000000
111#define QIXIS_BASE_PHYS_EARLY 0xC000000
112
113
114#define CONFIG_SYS_NAND_BASE 0x530000000ULL
115#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
116
117
118/* MC firmware */
119/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
120#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
121#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
122#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
123#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
124#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
125#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Bogdan Purcareatac48deb92017-10-05 06:56:53 +0000126
127/* Define phy_reset function to boot the MC based on mcinitcmd.
128 * This happens late enough to properly fixup u-boot env MAC addresses.
129 */
130#define CONFIG_RESET_PHY_R
131
Ashish Kumare84a3242017-08-31 16:12:54 +0530132/*
133 * Carve out a DDR region which will not be used by u-boot/Linux
134 *
135 * It will be used by MC and Debug Server. The MC region must be
136 * 512MB aligned, so the min size to hide is 512MB.
137 */
138
139#if defined(CONFIG_FSL_MC_ENET)
Meenakshi Aggarwal43ad41e2019-02-27 14:41:02 +0530140#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
Ashish Kumare84a3242017-08-31 16:12:54 +0530141#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530142
143/* Miscellaneous configurable options */
144#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
145
Ashish Kumarf65425f2017-11-02 09:50:47 +0530146/* SATA */
147#ifdef CONFIG_SCSI
Ashish Kumarf65425f2017-11-02 09:50:47 +0530148#define CONFIG_SCSI_AHCI_PLAT
149#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
150
151#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
152#define CONFIG_SYS_SCSI_MAX_LUN 1
153#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
154 CONFIG_SYS_SCSI_MAX_LUN)
155#endif
156
Ashish Kumare84a3242017-08-31 16:12:54 +0530157/* Physical Memory Map */
158#define CONFIG_CHIP_SELECTS_PER_CTRL 4
159
Ashish Kumare84a3242017-08-31 16:12:54 +0530160#define CONFIG_HWCONFIG
161#define HWCONFIG_BUFFER_SIZE 128
162
163/* #define CONFIG_DISPLAY_CPUINFO */
164
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530165#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530166/* Allow to overwrite serial and ethaddr */
167#define CONFIG_ENV_OVERWRITE
168
169/* Initial environment variables */
170#define CONFIG_EXTRA_ENV_SETTINGS \
171 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
172 "loadaddr=0x80100000\0" \
173 "kernel_addr=0x100000\0" \
174 "ramdisk_addr=0x800000\0" \
175 "ramdisk_size=0x2000000\0" \
176 "fdt_high=0xa0000000\0" \
177 "initrd_high=0xffffffffffffffff\0" \
178 "kernel_start=0x581000000\0" \
179 "kernel_load=0xa0000000\0" \
180 "kernel_size=0x2800000\0" \
181 "console=ttyAMA0,38400n8\0" \
182 "mcinitcmd=fsl_mc start mc 0x580a00000" \
183 " 0x580e00000 \0"
184
Pankit Garg143af3c2018-12-27 04:37:55 +0000185#ifndef CONFIG_TFABOOT
Ashish Kumare84a3242017-08-31 16:12:54 +0530186#if defined(CONFIG_QSPI_BOOT)
187#define CONFIG_BOOTCOMMAND "sf probe 0:0;" \
Jagdish Gediyaf4ef4762018-06-05 09:04:05 +0530188 "sf read 0x80001000 0xd00000 0x100000;"\
189 " fsl_mc lazyapply dpl 0x80001000 &&" \
Ashish Kumare84a3242017-08-31 16:12:54 +0530190 " sf read $kernel_load $kernel_start" \
191 " $kernel_size && bootm $kernel_load"
Ashish Kumar099f4092017-11-06 13:18:43 +0530192#elif defined(CONFIG_SD_BOOT)
Jagdish Gediyaf4ef4762018-06-05 09:04:05 +0530193#define CONFIG_BOOTCOMMAND "mmcinfo;mmc read 0x80001000 0x6800 0x800;"\
194 " fsl_mc lazyapply dpl 0x80001000 &&" \
Ashish Kumar099f4092017-11-06 13:18:43 +0530195 " mmc read $kernel_load $kernel_start" \
196 " $kernel_size && bootm $kernel_load"
Ashish Kumare84a3242017-08-31 16:12:54 +0530197#else /* NOR BOOT*/
Jagdish Gediyaf4ef4762018-06-05 09:04:05 +0530198#define CONFIG_BOOTCOMMAND "fsl_mc lazyapply dpl 0x580d00000 &&" \
Ashish Kumare84a3242017-08-31 16:12:54 +0530199 " cp.b $kernel_start $kernel_load" \
200 " $kernel_size && bootm $kernel_load"
201#endif
Pankit Garg143af3c2018-12-27 04:37:55 +0000202#endif /* CONFIG_TFABOOT */
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530203#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530204
205/* Monitor Command Prompt */
206#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
207#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
208 sizeof(CONFIG_SYS_PROMPT) + 16)
Ashish Kumare84a3242017-08-31 16:12:54 +0530209#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
Ashish Kumare84a3242017-08-31 16:12:54 +0530210#define CONFIG_SYS_MAXARGS 64 /* max command args */
211
Ashish Kumar099f4092017-11-06 13:18:43 +0530212#ifdef CONFIG_SPL
213#define CONFIG_SPL_BSS_START_ADDR 0x80100000
214#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Ashish Kumar099f4092017-11-06 13:18:43 +0530215#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
216#define CONFIG_SPL_MAX_SIZE 0x16000
217#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya4b5892c2018-08-23 22:53:33 +0530218#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ashish Kumar099f4092017-11-06 13:18:43 +0530219
220#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
221#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
Sumit Garg1cabeb82018-01-06 09:04:25 +0530222
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000223#ifdef CONFIG_NXP_ESBC
Sumit Garg1cabeb82018-01-06 09:04:25 +0530224#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
225/*
226 * HDR would be appended at end of image and copied to DDR along
227 * with U-Boot image. Here u-boot max. size is 512K. So if binary
228 * size increases then increase this size in case of secure boot as
229 * it uses raw u-boot image instead of fit image.
230 */
231#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
232#else
233#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000234#endif /* ifdef CONFIG_NXP_ESBC */
Sumit Garg1cabeb82018-01-06 09:04:25 +0530235
Ashish Kumar099f4092017-11-06 13:18:43 +0530236#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530237#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
238
239#endif /* __LS1088_COMMON_H */