blob: c1a1a6d923eda6018aaa96dd282604247969b7db [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk0ac6f8b2004-07-09 23:27:13 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
wdenk0ac6f8b2004-07-09 23:27:13 +000025/*
26 * mpc8560ads board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000032 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
wdenk0ac6f8b2004-07-09 23:27:13 +000038#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050041#define CONFIG_CPM2 1 /* has CPM2 */
wdenk0ac6f8b2004-07-09 23:27:13 +000042#define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */
Kumar Galaf0600542008-06-11 00:44:10 -050043#define CONFIG_MPC8560 1
wdenk42d1f032003-10-15 23:53:47 +000044
wdenk0ac6f8b2004-07-09 23:27:13 +000045#define CONFIG_PCI
Kumar Gala0151cba2008-10-21 11:33:58 -050046#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020047#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Flemingccc091a2007-05-08 17:27:43 -050048#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000049#define CONFIG_ENV_OVERWRITE
Kumar Gala7232a272008-01-16 01:32:06 -060050#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk42d1f032003-10-15 23:53:47 +000051
wdenk0ac6f8b2004-07-09 23:27:13 +000052/*
53 * sysclk for MPC85xx
54 *
55 * Two valid values are:
56 * 33000000
57 * 66000000
58 *
59 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000060 * is likely the desired value here, so that is now the default.
61 * The board, however, can run at 66MHz. In any event, this value
62 * must match the settings of some switches. Details can be found
63 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000064 */
65
wdenk9aea9532004-08-01 23:02:45 +000066#ifndef CONFIG_SYS_CLK_FREQ
67#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000068#endif
69
wdenk9aea9532004-08-01 23:02:45 +000070
wdenk0ac6f8b2004-07-09 23:27:13 +000071/*
72 * These can be toggled for performance analysis, otherwise use default.
73 */
74#define CONFIG_L2_CACHE /* toggle L2 cache */
75#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000078
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
80#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000081
wdenk42d1f032003-10-15 23:53:47 +000082
83/*
84 * Base addresses -- Note these are effective addresses where the
85 * actual resources get mapped (not physical addresses)
86 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
88#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
89#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
90#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
wdenk42d1f032003-10-15 23:53:47 +000091
Jon Loeliger8b625112008-03-18 11:12:44 -050092/* DDR Setup */
93#define CONFIG_FSL_DDR1
94#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
95#define CONFIG_DDR_SPD
96#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk9aea9532004-08-01 23:02:45 +000097
Jon Loeliger8b625112008-03-18 11:12:44 -050098#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
99
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
101#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +0000102
Jon Loeliger8b625112008-03-18 11:12:44 -0500103#define CONFIG_NUM_DDR_CONTROLLERS 1
104#define CONFIG_DIMM_SLOTS_PER_CTLR 1
105#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +0000106
Jon Loeliger8b625112008-03-18 11:12:44 -0500107/* I2C addresses of SPD EEPROMs */
108#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +0000109
Jon Loeliger8b625112008-03-18 11:12:44 -0500110/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
112#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
113#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
114#define CONFIG_SYS_DDR_TIMING_1 0x37344321
115#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
116#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
117#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
118#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +0000119
wdenk0ac6f8b2004-07-09 23:27:13 +0000120/*
121 * SDRAM on the Local Bus
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
124#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +0000125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
127#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
130#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
132#undef CONFIG_SYS_FLASH_CHECKSUM
133#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
134#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
139#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000140#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000142#endif
143
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200144#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_FLASH_CFI
146#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0ac6f8b2004-07-09 23:27:13 +0000147
148#undef CONFIG_CLOCKS_IN_MHZ
wdenk42d1f032003-10-15 23:53:47 +0000149
wdenk42d1f032003-10-15 23:53:47 +0000150
wdenk0ac6f8b2004-07-09 23:27:13 +0000151/*
152 * Local Bus Definitions
153 */
154
155/*
156 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000158 *
159 * For BR2, need:
160 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
161 * port-size = 32-bits = BR2[19:20] = 11
162 * no parity checking = BR2[21:22] = 00
163 * SDRAM for MSEL = BR2[24:26] = 011
164 * Valid = BR[31] = 1
165 *
166 * 0 4 8 12 16 20 24 28
167 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
168 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000170 * FIXME: the top 17 bits of BR2.
171 */
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000174
175/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000177 *
178 * For OR2, need:
179 * 64MB mask for AM, OR2[0:7] = 1111 1100
180 * XAM, OR2[17:18] = 11
181 * 9 columns OR2[19-21] = 010
182 * 13 rows OR2[23-25] = 100
183 * EAD set for extra time OR[31] = 1
184 *
185 * 0 4 8 12 16 20 24 28
186 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
187 */
188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
192#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
193#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
194#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000195
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500196#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
197 | LSDMR_RFCR5 \
198 | LSDMR_PRETOACT3 \
199 | LSDMR_ACTTORW3 \
200 | LSDMR_BL8 \
201 | LSDMR_WRC2 \
202 | LSDMR_CL3 \
203 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000204 )
205
206/*
207 * SDRAM Controller configuration sequence.
208 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500209#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
210#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
211#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
212#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
213#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000214
wdenk42d1f032003-10-15 23:53:47 +0000215
wdenk9aea9532004-08-01 23:02:45 +0000216/*
217 * 32KB, 8-bit wide for ADS config reg
218 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_BR4_PRELIM 0xf8000801
220#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
221#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_INIT_RAM_LOCK 1
224#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
225#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
228#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
229#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
232#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000233
234/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000235#define CONFIG_CONS_ON_SCC /* define if console on SCC */
236#undef CONFIG_CONS_NONE /* define if console on something else */
237#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
wdenk42d1f032003-10-15 23:53:47 +0000238
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200239#define CONFIG_BAUDRATE 115200
wdenk42d1f032003-10-15 23:53:47 +0000240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000242 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
243
244/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_HUSH_PARSER
246#ifdef CONFIG_SYS_HUSH_PARSER
247#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk42d1f032003-10-15 23:53:47 +0000248#endif
249
Matthew McClintock0e163872006-06-28 10:43:36 -0500250/* pass open firmware flat tree */
Kumar Gala5ce71582007-11-28 22:40:31 -0600251#define CONFIG_OF_LIBFDT 1
252#define CONFIG_OF_BOARD_SETUP 1
253#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock0e163872006-06-28 10:43:36 -0500254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_64BIT_VSPRINTF 1
256#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeliger8b625112008-03-18 11:12:44 -0500257
Jon Loeliger20476722006-10-20 15:50:15 -0500258/*
259 * I2C
260 */
261#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
262#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenk42d1f032003-10-15 23:53:47 +0000263#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
265#define CONFIG_SYS_I2C_SLAVE 0x7F
266#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
267#define CONFIG_SYS_I2C_OFFSET 0x3000
wdenk42d1f032003-10-15 23:53:47 +0000268
wdenk0ac6f8b2004-07-09 23:27:13 +0000269/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600270#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600271#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600272#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000274
wdenk0ac6f8b2004-07-09 23:27:13 +0000275/*
276 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300277 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000278 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600279#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600280#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600281#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600283#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600284#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
286#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000287
288#if defined(CONFIG_PCI)
289
wdenk42d1f032003-10-15 23:53:47 +0000290#define CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200291#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk0ac6f8b2004-07-09 23:27:13 +0000292
293#undef CONFIG_EEPRO100
wdenk42d1f032003-10-15 23:53:47 +0000294#undef CONFIG_TULIP
wdenk0ac6f8b2004-07-09 23:27:13 +0000295
296#if !defined(CONFIG_PCI_PNP)
297 #define PCI_ENET0_IOADDR 0xe0000000
298 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200299 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000300#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000301
302#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0ac6f8b2004-07-09 23:27:13 +0000304
305#endif /* CONFIG_PCI */
306
307
Andy Flemingccc091a2007-05-08 17:27:43 -0500308#ifdef CONFIG_TSEC_ENET
wdenk0ac6f8b2004-07-09 23:27:13 +0000309
310#ifndef CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200311#define CONFIG_NET_MULTI 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000312#endif
313
Andy Flemingccc091a2007-05-08 17:27:43 -0500314#ifndef CONFIG_MII
wdenk0ac6f8b2004-07-09 23:27:13 +0000315#define CONFIG_MII 1 /* MII PHY management */
Andy Flemingccc091a2007-05-08 17:27:43 -0500316#endif
Kim Phillips255a35772007-05-16 16:52:19 -0500317#define CONFIG_TSEC1 1
318#define CONFIG_TSEC1_NAME "TSEC0"
319#define CONFIG_TSEC2 1
320#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000321#define TSEC1_PHY_ADDR 0
322#define TSEC2_PHY_ADDR 1
323#define TSEC1_PHYIDX 0
324#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500325#define TSEC1_FLAGS TSEC_GIGABIT
326#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500327
328/* Options are: TSEC[0-1] */
329#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000330
Andy Flemingccc091a2007-05-08 17:27:43 -0500331#endif /* CONFIG_TSEC_ENET */
wdenk0ac6f8b2004-07-09 23:27:13 +0000332
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200333#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
Andy Flemingccc091a2007-05-08 17:27:43 -0500334
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200335#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk0ac6f8b2004-07-09 23:27:13 +0000336#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
337
338#if (CONFIG_ETHER_INDEX == 2)
wdenk42d1f032003-10-15 23:53:47 +0000339 /*
340 * - Rx-CLK is CLK13
341 * - Tx-CLK is CLK14
342 * - Select bus for bd/buffers
343 * - Full duplex
344 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345 #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
346 #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
347 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
348 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
wdenk42d1f032003-10-15 23:53:47 +0000349 #define FETH2_RST 0x01
wdenk0ac6f8b2004-07-09 23:27:13 +0000350#elif (CONFIG_ETHER_INDEX == 3)
wdenk42d1f032003-10-15 23:53:47 +0000351 /* need more definitions here for FE3 */
352 #define FETH3_RST 0x80
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200353#endif /* CONFIG_ETHER_INDEX */
wdenk0ac6f8b2004-07-09 23:27:13 +0000354
Andy Flemingccc091a2007-05-08 17:27:43 -0500355#ifndef CONFIG_MII
356#define CONFIG_MII 1 /* MII PHY management */
357#endif
358
wdenk0ac6f8b2004-07-09 23:27:13 +0000359#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
360
wdenk42d1f032003-10-15 23:53:47 +0000361/*
362 * GPIO pins used for bit-banged MII communications
363 */
364#define MDIO_PORT 2 /* Port C */
365#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
366#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
367#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
368
369#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
370 else iop->pdat &= ~0x00400000
371
372#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
373 else iop->pdat &= ~0x00200000
374
375#define MIIDELAY udelay(1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000376
wdenk42d1f032003-10-15 23:53:47 +0000377#endif
378
wdenk0ac6f8b2004-07-09 23:27:13 +0000379
380/*
381 * Environment
382 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200384 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200386 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
387 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000388#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200390 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200392 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000393#endif
394
wdenk0ac6f8b2004-07-09 23:27:13 +0000395#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000397
Jon Loeliger2835e512007-06-13 13:22:08 -0500398/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500399 * BOOTP options
400 */
401#define CONFIG_BOOTP_BOOTFILESIZE
402#define CONFIG_BOOTP_BOOTPATH
403#define CONFIG_BOOTP_GATEWAY
404#define CONFIG_BOOTP_HOSTNAME
405
406
407/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500408 * Command line configuration.
409 */
410#include <config_cmd_default.h>
411
412#define CONFIG_CMD_PING
413#define CONFIG_CMD_I2C
Kumar Gala82ac8c92007-12-07 12:04:30 -0600414#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500415#define CONFIG_CMD_IRQ
416#define CONFIG_CMD_SETEXPR
Jon Loeliger2835e512007-06-13 13:22:08 -0500417
418#if defined(CONFIG_PCI)
419 #define CONFIG_CMD_PCI
wdenk42d1f032003-10-15 23:53:47 +0000420#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000421
Jon Loeliger2835e512007-06-13 13:22:08 -0500422#if defined(CONFIG_ETHER_ON_FCC)
423 #define CONFIG_CMD_MII
424#endif
425
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500427 #undef CONFIG_CMD_SAVEENV
Jon Loeliger2835e512007-06-13 13:22:08 -0500428 #undef CONFIG_CMD_LOADS
429#endif
430
wdenk42d1f032003-10-15 23:53:47 +0000431
wdenk0ac6f8b2004-07-09 23:27:13 +0000432#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000433
434/*
435 * Miscellaneous configurable options
436 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kumar Gala22abb2d2007-11-29 10:34:28 -0600438#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200439#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
440#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk0ac6f8b2004-07-09 23:27:13 +0000441
Jon Loeliger2835e512007-06-13 13:22:08 -0500442#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0ac6f8b2004-07-09 23:27:13 +0000444#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200445 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0ac6f8b2004-07-09 23:27:13 +0000446#endif
447
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
449#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
450#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
451#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
wdenk42d1f032003-10-15 23:53:47 +0000452
453/*
454 * For booting Linux, the board info and command line data
Kumar Gala89188a62009-07-15 08:54:50 -0500455 * have to be in the first 16 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000456 * the maximum mapped by the Linux kernel during initialization.
457 */
Kumar Gala89188a62009-07-15 08:54:50 -0500458#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
wdenk42d1f032003-10-15 23:53:47 +0000459
wdenk42d1f032003-10-15 23:53:47 +0000460/*
461 * Internal Definitions
462 *
463 * Boot Flags
464 */
465#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenk0ac6f8b2004-07-09 23:27:13 +0000466#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk42d1f032003-10-15 23:53:47 +0000467
Jon Loeliger2835e512007-06-13 13:22:08 -0500468#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000469#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
470#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
471#endif
472
wdenk9aea9532004-08-01 23:02:45 +0000473
474/*
475 * Environment Configuration
476 */
477
wdenk0ac6f8b2004-07-09 23:27:13 +0000478/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000479#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500480#define CONFIG_HAS_ETH0
wdenk0ac6f8b2004-07-09 23:27:13 +0000481#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
wdenke2ffd592004-12-31 09:32:47 +0000482#define CONFIG_HAS_ETH1
wdenk0ac6f8b2004-07-09 23:27:13 +0000483#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
wdenke2ffd592004-12-31 09:32:47 +0000484#define CONFIG_HAS_ETH2
wdenk0ac6f8b2004-07-09 23:27:13 +0000485#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Kumar Gala5ce71582007-11-28 22:40:31 -0600486#define CONFIG_HAS_ETH3
487#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
wdenk42d1f032003-10-15 23:53:47 +0000488#endif
489
wdenk0ac6f8b2004-07-09 23:27:13 +0000490#define CONFIG_IPADDR 192.168.1.253
491
492#define CONFIG_HOSTNAME unknown
493#define CONFIG_ROOTPATH /nfsroot
494#define CONFIG_BOOTFILE your.uImage
495
496#define CONFIG_SERVERIP 192.168.1.1
497#define CONFIG_GATEWAYIP 192.168.1.1
498#define CONFIG_NETMASK 255.255.255.0
499
500#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
501
wdenk9aea9532004-08-01 23:02:45 +0000502#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
wdenk0ac6f8b2004-07-09 23:27:13 +0000503#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
504
505#define CONFIG_BAUDRATE 115200
506
wdenk9aea9532004-08-01 23:02:45 +0000507#define CONFIG_EXTRA_ENV_SETTINGS \
Andy Fleming6b44a442008-07-14 20:04:40 -0500508 "netdev=eth0\0" \
509 "consoledev=ttyCPM\0" \
510 "ramdiskaddr=1000000\0" \
511 "ramdiskfile=your.ramdisk.u-boot\0" \
512 "fdtaddr=400000\0" \
513 "fdtfile=mpc8560ads.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000514
wdenk9aea9532004-08-01 23:02:45 +0000515#define CONFIG_NFSBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500516 "setenv bootargs root=/dev/nfs rw " \
517 "nfsroot=$serverip:$rootpath " \
518 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
519 "console=$consoledev,$baudrate $othbootargs;" \
520 "tftp $loadaddr $bootfile;" \
521 "tftp $fdtaddr $fdtfile;" \
522 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000523
524#define CONFIG_RAMBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500525 "setenv bootargs root=/dev/ram rw " \
526 "console=$consoledev,$baudrate $othbootargs;" \
527 "tftp $ramdiskaddr $ramdiskfile;" \
528 "tftp $loadaddr $bootfile;" \
529 "tftp $fdtaddr $fdtfile;" \
530 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000531
532#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000533
534#endif /* __CONFIG_H */