blob: 58fa5ccfa3efa242ab8e718360611d21958a8623 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Peter Howarda868e442015-03-23 09:19:56 +11002/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Peter Howarda868e442015-03-23 09:19:56 +11008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Peter Howarda868e442015-03-23 09:19:56 +110016
17/*
18 * SoC Configuration
19 */
20#define CONFIG_MACH_OMAPL138_LCDK
Peter Howarda868e442015-03-23 09:19:56 +110021#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
22#define CONFIG_SYS_OSCIN_FREQ 24000000
23#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
24#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
25#define CONFIG_SYS_HZ 1000
Adam Ford69acc362019-11-10 10:17:58 -060026#define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
Peter Howarda868e442015-03-23 09:19:56 +110027
28/*
29 * Memory Info
30 */
31#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
32#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
33#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
34#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
35
Adam Ford15b8c752019-02-25 21:53:46 -060036#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
37#define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
38
Peter Howarda868e442015-03-23 09:19:56 +110039/* memtest start addr */
Peter Howarda868e442015-03-23 09:19:56 +110040
41/* memtest will be run on 16MB */
Peter Howarda868e442015-03-23 09:19:56 +110042
Peter Howarda868e442015-03-23 09:19:56 +110043#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
44 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
45 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
46 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
47 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
48 DAVINCI_SYSCFG_SUSPSRC_I2C)
49
50/*
51 * PLL configuration
52 */
Peter Howarda868e442015-03-23 09:19:56 +110053
David Lechnerdc734832018-03-14 20:36:30 -050054/* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
55#define CONFIG_SYS_DA850_PLL0_PLLM 18
Peter Howarda868e442015-03-23 09:19:56 +110056#define CONFIG_SYS_DA850_PLL1_PLLM 21
57
58/*
Fabien Parenta5ab44f2016-11-29 14:23:39 +010059 * DDR2 memory configuration
60 */
61#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
62 DV_DDR_PHY_EXT_STRBEN | \
63 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
64
65#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
66 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
67 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
68 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
69 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
70 (4 << DV_DDR_SDCR_CL_SHIFT) | \
71 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
72 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
73
74/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
75#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
76
77#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
78 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
79 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
80 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
81 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
82 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
83 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
84 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
85 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
86
87#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
88 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
89 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
90 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
Sekhar Nori264e4202017-06-02 18:07:12 +053091 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
Fabien Parenta5ab44f2016-11-29 14:23:39 +010092 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
93 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
94 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
95
96#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
97#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
98
99/*
Peter Howarda868e442015-03-23 09:19:56 +1100100 * Serial Driver info
101 */
Lokesh Vutlad6d8c4d2018-03-16 18:52:21 +0530102#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Peter Howarda868e442015-03-23 09:19:56 +1100103
Peter Howarda868e442015-03-23 09:19:56 +1100104#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
105#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Peter Howarda868e442015-03-23 09:19:56 +1100106
Peter Howarda868e442015-03-23 09:19:56 +1100107/*
108 * I2C Configuration
109 */
Peter Howarda868e442015-03-23 09:19:56 +1100110#define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
111#define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
112#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
113
114/*
115 * Flash & Environment
116 */
Miquel Raynal88718be2019-10-03 19:50:03 +0200117#ifdef CONFIG_MTD_RAW_NAND
Peter Howarda868e442015-03-23 09:19:56 +1100118#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
119#define CONFIG_SYS_NAND_PAGE_2K
Peter Howarda868e442015-03-23 09:19:56 +1100120#define CONFIG_SYS_NAND_CS 3
121#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Fabien Parent1dbab272016-11-29 14:31:31 +0100122#define CONFIG_SYS_NAND_MASK_CLE 0x10
Fabien Parentef044792016-11-29 14:31:32 +0100123#define CONFIG_SYS_NAND_MASK_ALE 0x8
Peter Howarda868e442015-03-23 09:19:56 +1100124#undef CONFIG_SYS_NAND_HW_ECC
125#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Fabien Parentc69a05d2016-11-29 14:31:34 +0100126#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Fabien Parent2b2cab22016-12-05 19:15:21 +0100127#define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
Fabien Parentc69a05d2016-11-29 14:31:34 +0100128#define CONFIG_SYS_NAND_5_ADDR_CYCLE
129#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
130#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Fabien Parentc0c10442016-12-05 19:15:20 +0100131#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Fabien Parentc69a05d2016-11-29 14:31:34 +0100132#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
133#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
134#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
135 CONFIG_SYS_NAND_U_BOOT_SIZE - \
136 CONFIG_SYS_MALLOC_LEN - \
137 GENERATED_GBL_DATA_SIZE)
138#define CONFIG_SYS_NAND_ECCPOS { \
Fabien Parent2b2cab22016-12-05 19:15:21 +0100139 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
140 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
141 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
142 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
Fabien Parentc69a05d2016-11-29 14:31:34 +0100143#define CONFIG_SYS_NAND_PAGE_COUNT 64
144#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
145#define CONFIG_SYS_NAND_ECCSIZE 512
146#define CONFIG_SYS_NAND_ECCBYTES 10
147#define CONFIG_SYS_NAND_OOBSIZE 64
148#define CONFIG_SPL_NAND_BASE
149#define CONFIG_SPL_NAND_DRIVERS
150#define CONFIG_SPL_NAND_ECC
Fabien Parentc69a05d2016-11-29 14:31:34 +0100151#define CONFIG_SPL_NAND_LOAD
Peter Howarda868e442015-03-23 09:19:56 +1100152#endif
153
Peter Howarda868e442015-03-23 09:19:56 +1100154/*
155 * Network & Ethernet Configuration
156 */
157#ifdef CONFIG_DRIVER_TI_EMAC
Peter Howarda868e442015-03-23 09:19:56 +1100158#undef CONFIG_DRIVER_TI_EMAC_USE_RMII
159#define CONFIG_BOOTP_DEFAULT
Peter Howarda868e442015-03-23 09:19:56 +1100160#define CONFIG_BOOTP_DNS2
161#define CONFIG_BOOTP_SEND_HOSTNAME
162#define CONFIG_NET_RETRY_COUNT 10
Peter Howarda868e442015-03-23 09:19:56 +1100163#endif
164
165/*
166 * U-Boot general configuration
167 */
Fabien Parent963ed6f2016-12-06 15:45:09 +0100168#define CONFIG_BOOTFILE "zImage" /* Boot file name */
Peter Howarda868e442015-03-23 09:19:56 +1100169#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Peter Howarda868e442015-03-23 09:19:56 +1100170#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
171#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Peter Howarda868e442015-03-23 09:19:56 +1100172
173/*
Adam Ford8f6babf2019-08-12 16:45:21 -0500174 * USB Configs
175 */
176#define CONFIG_USB_OHCI_NEW
177#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
178
179/*
Peter Howarda868e442015-03-23 09:19:56 +1100180 * Linux Information
181 */
182#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
183#define CONFIG_CMDLINE_TAG
184#define CONFIG_REVISION_TAG
185#define CONFIG_SETUP_MEMORY_TAGS
Fabien Parentf96ab6a2016-11-29 17:15:02 +0100186#define CONFIG_BOOTCOMMAND \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530187 "run envboot; " \
Sekhar Nori4c8865a2017-04-06 14:52:53 +0530188 "run mmcboot; "
Sekhar Nori6e806962017-04-06 14:52:55 +0530189
190#define DEFAULT_LINUX_BOOT_ENV \
191 "loadaddr=0xc0700000\0" \
Fabien Parent5ca28f62016-11-29 17:15:03 +0100192 "fdtaddr=0xc0600000\0" \
Sekhar Nori6e806962017-04-06 14:52:55 +0530193 "scriptaddr=0xc0600000\0"
194
Sekhar Nori1120dda2017-04-06 14:52:57 +0530195#include <environment/ti/mmc.h>
196
Sekhar Nori6e806962017-04-06 14:52:55 +0530197#define CONFIG_EXTRA_ENV_SETTINGS \
198 DEFAULT_LINUX_BOOT_ENV \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530199 DEFAULT_MMC_TI_ARGS \
200 "bootpart=0:2\0" \
201 "bootdir=/boot\0" \
202 "bootfile=zImage\0" \
Fabien Parent5ca28f62016-11-29 17:15:03 +0100203 "fdtfile=da850-lcdk.dtb\0" \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530204 "boot_fdt=yes\0" \
205 "boot_fit=0\0" \
206 "console=ttyS2,115200n8\0"
Peter Howarda868e442015-03-23 09:19:56 +1100207
Peter Howarda868e442015-03-23 09:19:56 +1100208#ifdef CONFIG_CMD_BDI
209#define CONFIG_CLOCKS
210#endif
211
Peter Howarda868e442015-03-23 09:19:56 +1100212/* SD/MMC */
Peter Howarda868e442015-03-23 09:19:56 +1100213
Peter Howarda868e442015-03-23 09:19:56 +1100214/* defines for SPL */
Peter Howarda868e442015-03-23 09:19:56 +1100215#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
216 CONFIG_SYS_MALLOC_LEN)
217#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Peter Howarda868e442015-03-23 09:19:56 +1100218#define CONFIG_SPL_STACK 0x8001ff00
Peter Howarda868e442015-03-23 09:19:56 +1100219#define CONFIG_SPL_MAX_FOOTPRINT 32768
220#define CONFIG_SPL_PAD_TO 32768
Peter Howarda868e442015-03-23 09:19:56 +1100221
222/* additions for new relocation code, must added to all boards */
223#define CONFIG_SYS_SDRAM_BASE 0xc0000000
224#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
225 GENERATED_GBL_DATA_SIZE)
Simon Glass89f5eaa2017-05-17 08:23:09 -0600226
227#include <asm/arch/hardware.h>
228
Peter Howarda868e442015-03-23 09:19:56 +1100229#endif /* __CONFIG_H */