Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2014 Freescale Semiconductor, Inc. |
Yangbo Lu | 34f39ce | 2021-06-03 10:51:19 +0800 | [diff] [blame] | 4 | * Copyright 2020-2021 NXP |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * T2080 RDB/PCIe board configuration file |
| 9 | */ |
| 10 | |
| 11 | #ifndef __T2080RDB_H |
| 12 | #define __T2080RDB_H |
| 13 | |
Simon Glass | 1af3c7f | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 14 | #include <linux/stringify.h> |
| 15 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 16 | #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 17 | |
| 18 | /* High Level Configuration Options */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 19 | |
Tom Rini | cdc5ed8 | 2022-11-16 13:10:29 -0500 | [diff] [blame] | 20 | #define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 21 | |
| 22 | #ifdef CONFIG_RAMBOOT_PBL |
Shengzhou Liu | 4d66668 | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 23 | #define RESET_VECTOR_OFFSET 0x27FFC |
| 24 | #define BOOT_PAGE_OFFSET 0x27000 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 25 | |
Miquel Raynal | 88718be | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 26 | #ifdef CONFIG_MTD_RAW_NAND |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 27 | #define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10) |
| 28 | #define CFG_SYS_NAND_U_BOOT_DST 0x00200000 |
| 29 | #define CFG_SYS_NAND_U_BOOT_START 0x00200000 |
Shengzhou Liu | 4d66668 | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 30 | #endif |
| 31 | |
| 32 | #ifdef CONFIG_SPIFLASH |
| 33 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 34 | #define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) |
| 35 | #define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) |
| 36 | #define CFG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) |
| 37 | #define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) |
Shengzhou Liu | 4d66668 | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 38 | #endif |
| 39 | |
| 40 | #ifdef CONFIG_SDCARD |
| 41 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 42 | #define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10) |
| 43 | #define CFG_SYS_MMC_U_BOOT_DST (0x00200000) |
| 44 | #define CFG_SYS_MMC_U_BOOT_START (0x00200000) |
| 45 | #define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10) |
Shengzhou Liu | 4d66668 | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 46 | #endif |
| 47 | |
| 48 | #endif /* CONFIG_RAMBOOT_PBL */ |
| 49 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 50 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
| 51 | /* Set 1M boot space */ |
Tom Rini | a322afc | 2022-11-16 13:10:40 -0500 | [diff] [blame] | 52 | #define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000) |
| 53 | #define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ |
| 54 | (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 55 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 56 | #endif |
| 57 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 58 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 59 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 60 | #endif |
| 61 | |
| 62 | /* |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 63 | * Config the L3 Cache as L3 SRAM |
| 64 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 65 | #define CFG_SYS_INIT_L3_ADDR 0xFFFC0000 |
Tom Rini | a09fea1 | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 66 | #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 67 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 68 | #define CFG_SYS_DCSRBAR 0xf0000000 |
| 69 | #define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 70 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 71 | /* |
| 72 | * DDR Setup |
| 73 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 74 | #define CFG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 75 | #define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 76 | #define CFG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 77 | #define SPD_EEPROM_ADDRESS1 0x51 |
| 78 | #define SPD_EEPROM_ADDRESS2 0x52 |
| 79 | #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 |
| 80 | #define CTRL_INTLV_PREFERED cacheline |
| 81 | |
| 82 | /* |
| 83 | * IFC Definitions |
| 84 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 85 | #define CFG_SYS_FLASH_BASE 0xe8000000 |
| 86 | #define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE) |
| 87 | #define CFG_SYS_NOR0_CSPR_EXT (0xf) |
| 88 | #define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 89 | CSPR_PORT_SIZE_16 | \ |
| 90 | CSPR_MSEL_NOR | \ |
| 91 | CSPR_V) |
Tom Rini | 0ed384f | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 92 | #define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 93 | |
| 94 | /* NOR Flash Timing Params */ |
Tom Rini | 0ed384f | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 95 | #define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 96 | |
Tom Rini | 0ed384f | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 97 | #define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 98 | FTIM0_NOR_TEADC(0x5) | \ |
| 99 | FTIM0_NOR_TEAHC(0x5)) |
Tom Rini | 0ed384f | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 100 | #define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 101 | FTIM1_NOR_TRAD_NOR(0x1A) |\ |
| 102 | FTIM1_NOR_TSEQRAD_NOR(0x13)) |
Tom Rini | 0ed384f | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 103 | #define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 104 | FTIM2_NOR_TCH(0x4) | \ |
| 105 | FTIM2_NOR_TWPH(0x0E) | \ |
| 106 | FTIM2_NOR_TWP(0x1c)) |
Tom Rini | 0ed384f | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 107 | #define CFG_SYS_NOR_FTIM3 0x0 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 108 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 109 | #define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS } |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 110 | |
| 111 | /* CPLD on IFC */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 112 | #define CFG_SYS_CPLD_BASE 0xffdf0000 |
| 113 | #define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE) |
| 114 | #define CFG_SYS_CSPR2_EXT (0xf) |
| 115 | #define CFG_SYS_CSPR2 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE) \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 116 | | CSPR_PORT_SIZE_8 \ |
| 117 | | CSPR_MSEL_GPCM \ |
| 118 | | CSPR_V) |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 119 | #define CFG_SYS_AMASK2 IFC_AMASK(64*1024) |
| 120 | #define CFG_SYS_CSOR2 0x0 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 121 | |
| 122 | /* CPLD Timing parameters for IFC CS2 */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 123 | #define CFG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 124 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 125 | FTIM0_GPCM_TEAHC(0x0e)) |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 126 | #define CFG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 127 | FTIM1_GPCM_TRAD(0x1f)) |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 128 | #define CFG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ |
Shaohui Xie | de51916 | 2014-06-26 14:41:33 +0800 | [diff] [blame] | 129 | FTIM2_GPCM_TCH(0x8) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 130 | FTIM2_GPCM_TWP(0x1f)) |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 131 | #define CFG_SYS_CS2_FTIM3 0x0 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 132 | |
| 133 | /* NAND Flash on IFC */ |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 134 | #define CFG_SYS_NAND_BASE 0xff800000 |
| 135 | #define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE) |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 136 | |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 137 | #define CFG_SYS_NAND_CSPR_EXT (0xf) |
| 138 | #define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 139 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ |
| 140 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ |
| 141 | | CSPR_V) |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 142 | #define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024) |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 143 | |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 144 | #define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 145 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 146 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ |
| 147 | | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ |
| 148 | | CSOR_NAND_PGS_2K /* Page Size = 2K */\ |
| 149 | | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\ |
| 150 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ |
| 151 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 152 | /* ONFI NAND Flash mode0 Timing Params */ |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 153 | #define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 154 | FTIM0_NAND_TWP(0x18) | \ |
| 155 | FTIM0_NAND_TWCHT(0x07) | \ |
| 156 | FTIM0_NAND_TWH(0x0a)) |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 157 | #define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 158 | FTIM1_NAND_TWBE(0x39) | \ |
| 159 | FTIM1_NAND_TRR(0x0e) | \ |
| 160 | FTIM1_NAND_TRP(0x18)) |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 161 | #define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 162 | FTIM2_NAND_TREH(0x0a) | \ |
| 163 | FTIM2_NAND_TWHRE(0x1e)) |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 164 | #define CFG_SYS_NAND_FTIM3 0x0 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 165 | |
Tom Rini | 4e59094 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 166 | #define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE } |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 167 | |
Miquel Raynal | 88718be | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 168 | #if defined(CONFIG_MTD_RAW_NAND) |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 169 | #define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT |
| 170 | #define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR |
| 171 | #define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK |
| 172 | #define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR |
| 173 | #define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0 |
| 174 | #define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1 |
| 175 | #define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2 |
| 176 | #define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3 |
| 177 | #define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT |
| 178 | #define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR |
| 179 | #define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK |
| 180 | #define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR |
| 181 | #define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0 |
| 182 | #define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1 |
| 183 | #define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2 |
| 184 | #define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 185 | #else |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 186 | #define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT |
| 187 | #define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR |
| 188 | #define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK |
| 189 | #define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR |
| 190 | #define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0 |
| 191 | #define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1 |
| 192 | #define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2 |
| 193 | #define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3 |
| 194 | #define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT |
| 195 | #define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR |
| 196 | #define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK |
| 197 | #define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR |
| 198 | #define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0 |
| 199 | #define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1 |
| 200 | #define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2 |
| 201 | #define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 202 | #endif |
| 203 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 204 | /* define to use L1 as initial stack */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 205 | #define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ |
| 206 | #define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
| 207 | #define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 208 | /* The assembler doesn't like typecast */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 209 | #define CFG_SYS_INIT_RAM_ADDR_PHYS \ |
| 210 | ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 211 | CFG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
| 212 | #define CFG_SYS_INIT_RAM_SIZE 0x00004000 |
| 213 | #define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 214 | |
| 215 | /* |
| 216 | * Serial Port |
| 217 | */ |
Tom Rini | 9109213 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 218 | #define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 219 | #define CFG_SYS_BAUDRATE_TABLE \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 220 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 221 | #define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500) |
| 222 | #define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600) |
| 223 | #define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500) |
| 224 | #define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600) |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 225 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 226 | /* |
| 227 | * I2C |
| 228 | */ |
Biwen Li | 8e4be6d | 2020-05-01 20:04:19 +0800 | [diff] [blame] | 229 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 230 | #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ |
| 231 | #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */ |
| 232 | #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */ |
| 233 | #define I2C_MUX_CH_DEFAULT 0x8 |
| 234 | |
Ying Zhang | e5abb92 | 2015-03-10 14:21:36 +0800 | [diff] [blame] | 235 | #define I2C_MUX_CH_VOL_MONITOR 0xa |
| 236 | |
Ying Zhang | e5abb92 | 2015-03-10 14:21:36 +0800 | [diff] [blame] | 237 | /* The lowest and highest voltage allowed for T208xRDB */ |
| 238 | #define VDD_MV_MIN 819 |
| 239 | #define VDD_MV_MAX 1212 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 240 | |
| 241 | /* |
| 242 | * RapidIO |
| 243 | */ |
Tom Rini | a322afc | 2022-11-16 13:10:40 -0500 | [diff] [blame] | 244 | #define CFG_SYS_SRIO1_MEM_VIRT 0xa0000000 |
| 245 | #define CFG_SYS_SRIO1_MEM_PHYS 0xc20000000ull |
| 246 | #define CFG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ |
| 247 | #define CFG_SYS_SRIO2_MEM_VIRT 0xb0000000 |
| 248 | #define CFG_SYS_SRIO2_MEM_PHYS 0xc30000000ull |
| 249 | #define CFG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 250 | /* |
| 251 | * for slave u-boot IMAGE instored in master memory space, |
| 252 | * PHYS must be aligned based on the SIZE |
| 253 | */ |
Tom Rini | a322afc | 2022-11-16 13:10:40 -0500 | [diff] [blame] | 254 | #define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull |
| 255 | #define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull |
| 256 | #define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ |
| 257 | #define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 258 | /* |
| 259 | * for slave UCODE and ENV instored in master memory space, |
| 260 | * PHYS must be aligned based on the SIZE |
| 261 | */ |
Tom Rini | a322afc | 2022-11-16 13:10:40 -0500 | [diff] [blame] | 262 | #define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull |
| 263 | #define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull |
| 264 | #define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 265 | |
| 266 | /* slave core release by master*/ |
Tom Rini | a322afc | 2022-11-16 13:10:40 -0500 | [diff] [blame] | 267 | #define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 |
| 268 | #define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 269 | |
| 270 | /* |
| 271 | * SRIO_PCIE_BOOT - SLAVE |
| 272 | */ |
| 273 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
Tom Rini | a322afc | 2022-11-16 13:10:40 -0500 | [diff] [blame] | 274 | #define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 |
| 275 | #define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ |
| 276 | (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 277 | #endif |
| 278 | |
| 279 | /* |
| 280 | * eSPI - Enhanced SPI |
| 281 | */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 282 | |
| 283 | /* |
| 284 | * General PCI |
| 285 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 286 | */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 287 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
Tom Rini | ecc8d42 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 288 | #define CFG_SYS_PCIE1_MEM_VIRT 0x80000000 |
| 289 | #define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
| 290 | #define CFG_SYS_PCIE1_IO_VIRT 0xf8000000 |
| 291 | #define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 292 | |
| 293 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
Tom Rini | ecc8d42 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 294 | #define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
| 295 | #define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
| 296 | #define CFG_SYS_PCIE2_IO_VIRT 0xf8010000 |
| 297 | #define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 298 | |
| 299 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
Tom Rini | ecc8d42 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 300 | #define CFG_SYS_PCIE3_MEM_VIRT 0xb0000000 |
| 301 | #define CFG_SYS_PCIE3_MEM_PHYS 0xc30000000ull |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 302 | |
| 303 | /* controller 4, Base address 203000 */ |
Tom Rini | ecc8d42 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 304 | #define CFG_SYS_PCIE4_MEM_VIRT 0xc0000000 |
| 305 | #define CFG_SYS_PCIE4_MEM_PHYS 0xc40000000ull |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 306 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 307 | /* Qman/Bman */ |
| 308 | #ifndef CONFIG_NOBQFMAN |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 309 | #define CFG_SYS_BMAN_NUM_PORTALS 18 |
| 310 | #define CFG_SYS_BMAN_MEM_BASE 0xf4000000 |
| 311 | #define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
| 312 | #define CFG_SYS_BMAN_MEM_SIZE 0x02000000 |
| 313 | #define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
| 314 | #define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000 |
| 315 | #define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE |
| 316 | #define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1) |
| 317 | #define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \ |
| 318 | CFG_SYS_BMAN_CENA_SIZE) |
| 319 | #define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1) |
| 320 | #define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08 |
| 321 | #define CFG_SYS_QMAN_NUM_PORTALS 18 |
| 322 | #define CFG_SYS_QMAN_MEM_BASE 0xf6000000 |
| 323 | #define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull |
| 324 | #define CFG_SYS_QMAN_MEM_SIZE 0x02000000 |
| 325 | #define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000 |
| 326 | #define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1) |
| 327 | #define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \ |
| 328 | CFG_SYS_QMAN_CENA_SIZE) |
| 329 | #define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1) |
| 330 | #define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 331 | #endif /* CONFIG_NOBQFMAN */ |
| 332 | |
| 333 | #ifdef CONFIG_SYS_DPAA_FMAN |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 334 | #define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */ |
| 335 | #define RGMII_PHY2_ADDR 0x02 |
| 336 | #define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */ |
| 337 | #define CORTINA_PHY_ADDR2 0x0d |
Camelia Groza | 4e21a55 | 2021-06-16 17:47:31 +0530 | [diff] [blame] | 338 | /* Aquantia AQ1202 10G Base-T used by board revisions up to C */ |
| 339 | #define FM1_10GEC3_PHY_ADDR 0x00 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 340 | #define FM1_10GEC4_PHY_ADDR 0x01 |
Camelia Groza | 4e21a55 | 2021-06-16 17:47:31 +0530 | [diff] [blame] | 341 | /* Aquantia AQR113C 10G Base-T used by board revisions D and up */ |
| 342 | #define AQR113C_PHY_ADDR1 0x00 |
| 343 | #define AQR113C_PHY_ADDR2 0x08 |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 344 | #endif |
| 345 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 346 | /* |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 347 | * USB |
| 348 | */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 349 | |
| 350 | /* |
| 351 | * SDHC |
| 352 | */ |
| 353 | #ifdef CONFIG_MMC |
Tom Rini | 6cc0454 | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 354 | #define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 355 | #endif |
| 356 | |
| 357 | /* |
Shengzhou Liu | 4feac1c | 2014-04-02 14:28:35 +0800 | [diff] [blame] | 358 | * Dynamic MTD Partition support with mtdparts |
| 359 | */ |
Shengzhou Liu | 4feac1c | 2014-04-02 14:28:35 +0800 | [diff] [blame] | 360 | |
| 361 | /* |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 362 | * Environment |
| 363 | */ |
| 364 | |
| 365 | /* |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 366 | * Miscellaneous configurable options |
| 367 | */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 368 | |
| 369 | /* |
| 370 | * For booting Linux, the board info and command line data |
| 371 | * have to be in the first 64 MB of memory, since this is |
| 372 | * the maximum mapped by the Linux kernel during initialization. |
| 373 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 374 | #define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 375 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 376 | /* |
| 377 | * Environment Configuration |
| 378 | */ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 379 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 380 | #define __USB_PHY_TYPE utmi |
| 381 | |
| 382 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 383 | "hwconfig=fsl_ddr:" \ |
| 384 | "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ |
| 385 | "bank_intlv=auto;" \ |
| 386 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ |
| 387 | "netdev=eth0\0" \ |
Tom Rini | 54f80dd | 2022-12-02 16:42:27 -0500 | [diff] [blame] | 388 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
Simon Glass | 9846390 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 389 | "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 390 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 391 | "protect off $ubootaddr +$filesize && " \ |
| 392 | "erase $ubootaddr +$filesize && " \ |
| 393 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 394 | "protect on $ubootaddr +$filesize && " \ |
| 395 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
| 396 | "consoledev=ttyS0\0" \ |
| 397 | "ramdiskaddr=2000000\0" \ |
| 398 | "ramdiskfile=t2080rdb/ramdisk.uboot\0" \ |
Scott Wood | b24a4f6 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 399 | "fdtaddr=1e00000\0" \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 400 | "fdtfile=t2080rdb/t2080rdb.dtb\0" \ |
Kim Phillips | 3246584 | 2014-05-14 19:33:45 -0500 | [diff] [blame] | 401 | "bdev=sda3\0" |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 402 | |
| 403 | /* |
| 404 | * For emulation this causes u-boot to jump to the start of the |
| 405 | * proof point app code automatically |
| 406 | */ |
Tom Rini | 7ae1b08 | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 407 | #define PROOF_POINTS \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 408 | "setenv bootargs root=/dev/$bdev rw " \ |
| 409 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 410 | "cpu 1 release 0x29000000 - - -;" \ |
| 411 | "cpu 2 release 0x29000000 - - -;" \ |
| 412 | "cpu 3 release 0x29000000 - - -;" \ |
| 413 | "cpu 4 release 0x29000000 - - -;" \ |
| 414 | "cpu 5 release 0x29000000 - - -;" \ |
| 415 | "cpu 6 release 0x29000000 - - -;" \ |
| 416 | "cpu 7 release 0x29000000 - - -;" \ |
| 417 | "go 0x29000000" |
| 418 | |
Tom Rini | 7ae1b08 | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 419 | #define HVBOOT \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 420 | "setenv bootargs config-addr=0x60000000; " \ |
| 421 | "bootm 0x01000000 - 0x00f00000" |
| 422 | |
Tom Rini | 7ae1b08 | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 423 | #define ALU \ |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 424 | "setenv bootargs root=/dev/$bdev rw " \ |
| 425 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 426 | "cpu 1 release 0x01000000 - - -;" \ |
| 427 | "cpu 2 release 0x01000000 - - -;" \ |
| 428 | "cpu 3 release 0x01000000 - - -;" \ |
| 429 | "cpu 4 release 0x01000000 - - -;" \ |
| 430 | "cpu 5 release 0x01000000 - - -;" \ |
| 431 | "cpu 6 release 0x01000000 - - -;" \ |
| 432 | "cpu 7 release 0x01000000 - - -;" \ |
| 433 | "go 0x01000000" |
| 434 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 435 | #include <asm/fsl_secure_boot.h> |
Aneesh Bansal | ef6c55a | 2016-01-22 16:37:22 +0530 | [diff] [blame] | 436 | |
Shengzhou Liu | 8d67c36 | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 437 | #endif /* __T2080RDB_H */ |