blob: ff5d364f597828dfedb7701116242c711fd66578 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Masahiro Yamadad7505752017-08-29 01:06:15 +09002/*
3 * Copyright (C) 2016-2017 Socionext Inc.
4 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamadad7505752017-08-29 01:06:15 +09005 */
6
7#include "clk-uniphier.h"
8
Masahiro Yamada7d9927c2017-10-14 02:21:19 +09009#define UNIPHIER_LD4_SYS_CLK_NAND(_id) \
Masahiro Yamada94bf34b2018-12-19 20:03:20 +090010 UNIPHIER_CLK_RATE(128, 50000000), \
Masahiro Yamada7d9927c2017-10-14 02:21:19 +090011 UNIPHIER_CLK_GATE((_id), 128, 0x2104, 2)
12
13#define UNIPHIER_LD11_SYS_CLK_NAND(_id) \
Masahiro Yamada94bf34b2018-12-19 20:03:20 +090014 UNIPHIER_CLK_RATE(128, 50000000), \
Masahiro Yamada7d9927c2017-10-14 02:21:19 +090015 UNIPHIER_CLK_GATE((_id), 128, 0x210c, 0)
16
Masahiro Yamadad6c7ee72017-10-13 19:21:59 +090017const struct uniphier_clk_data uniphier_pxs2_sys_clk_data[] = {
18#if defined(CONFIG_ARCH_UNIPHIER_LD4) || defined(CONFIG_ARCH_UNIPHIER_SLD8) ||\
19 defined(CONFIG_ARCH_UNIPHIER_PRO4) || defined(CONFIG_ARCH_UNIPHIER_PRO5) ||\
20 defined(CONFIG_ARCH_UNIPHIER_PXS2) || defined(CONFIG_ARCH_UNIPHIER_LD6B)
Masahiro Yamada9a2f0e52019-07-10 20:07:35 +090021 UNIPHIER_LD4_SYS_CLK_NAND(2), /* nand */
22 UNIPHIER_CLK_RATE(3, 200000000), /* nand-4x */
Kunihiko Hayashi461766c2018-04-18 10:05:33 +090023 UNIPHIER_CLK_GATE_SIMPLE(6, 0x2104, 12), /* ether (Pro4, PXs2) */
24 UNIPHIER_CLK_GATE_SIMPLE(7, 0x2104, 5), /* ether-gb (Pro4) */
Masahiro Yamadad6c7ee72017-10-13 19:21:59 +090025 UNIPHIER_CLK_GATE_SIMPLE(8, 0x2104, 10), /* stdmac */
Kunihiko Hayashi461766c2018-04-18 10:05:33 +090026 UNIPHIER_CLK_GATE_SIMPLE(10, 0x2260, 0), /* ether-phy (Pro4) */
Masahiro Yamadad6c7ee72017-10-13 19:21:59 +090027 UNIPHIER_CLK_GATE_SIMPLE(12, 0x2104, 6), /* gio (Pro4, Pro5) */
28 UNIPHIER_CLK_GATE_SIMPLE(14, 0x2104, 16), /* usb30 (Pro4, Pro5, PXs2) */
29 UNIPHIER_CLK_GATE_SIMPLE(15, 0x2104, 17), /* usb31 (Pro4, Pro5, PXs2) */
30 UNIPHIER_CLK_GATE_SIMPLE(16, 0x2104, 19), /* usb30-phy (PXs2) */
31 UNIPHIER_CLK_GATE_SIMPLE(20, 0x2104, 20), /* usb31-phy (PXs2) */
Kunihiko Hayashia1b48102021-07-06 19:01:06 +090032 UNIPHIER_CLK_GATE_SIMPLE(24, 0x2108, 2), /* pcie (Pro5) */
Masahiro Yamadad6c7ee72017-10-13 19:21:59 +090033 { /* sentinel */ }
34#endif
Masahiro Yamadad7505752017-08-29 01:06:15 +090035};
36
Masahiro Yamadad6c7ee72017-10-13 19:21:59 +090037const struct uniphier_clk_data uniphier_ld20_sys_clk_data[] = {
38#if defined(CONFIG_ARCH_UNIPHIER_LD11) || defined(CONFIG_ARCH_UNIPHIER_LD20)
Masahiro Yamada9a2f0e52019-07-10 20:07:35 +090039 UNIPHIER_LD11_SYS_CLK_NAND(2), /* nand */
40 UNIPHIER_CLK_RATE(3, 200000000), /* nand-4x */
41 UNIPHIER_CLK_GATE_SIMPLE(4, 0x210c, 2), /* emmc */
Kunihiko Hayashi461766c2018-04-18 10:05:33 +090042 UNIPHIER_CLK_GATE_SIMPLE(6, 0x210c, 6), /* ether */
Masahiro Yamadad6c7ee72017-10-13 19:21:59 +090043 UNIPHIER_CLK_GATE_SIMPLE(8, 0x210c, 8), /* stdmac */
44 UNIPHIER_CLK_GATE_SIMPLE(14, 0x210c, 14), /* usb30 (LD20) */
45 UNIPHIER_CLK_GATE_SIMPLE(16, 0x210c, 12), /* usb30-phy0 (LD20) */
46 UNIPHIER_CLK_GATE_SIMPLE(17, 0x210c, 13), /* usb30-phy1 (LD20) */
Kunihiko Hayashia1b48102021-07-06 19:01:06 +090047 UNIPHIER_CLK_GATE_SIMPLE(24, 0x210c, 4), /* pcie */
Masahiro Yamadad6c7ee72017-10-13 19:21:59 +090048 { /* sentinel */ }
49#endif
Masahiro Yamadad7505752017-08-29 01:06:15 +090050};
Masahiro Yamadaab054062017-10-13 19:22:00 +090051
52const struct uniphier_clk_data uniphier_pxs3_sys_clk_data[] = {
53#if defined(CONFIG_ARCH_UNIPHIER_PXS3)
Masahiro Yamada9a2f0e52019-07-10 20:07:35 +090054 UNIPHIER_LD11_SYS_CLK_NAND(2), /* nand */
55 UNIPHIER_CLK_RATE(3, 200000000), /* nand-4x */
56 UNIPHIER_CLK_GATE_SIMPLE(4, 0x210c, 2), /* emmc */
Kunihiko Hayashi461766c2018-04-18 10:05:33 +090057 UNIPHIER_CLK_GATE_SIMPLE(6, 0x210c, 9), /* ether0 */
58 UNIPHIER_CLK_GATE_SIMPLE(7, 0x210c, 10), /* ether1 */
Masahiro Yamadaab054062017-10-13 19:22:00 +090059 UNIPHIER_CLK_GATE_SIMPLE(12, 0x210c, 4), /* usb30 (gio0) */
60 UNIPHIER_CLK_GATE_SIMPLE(13, 0x210c, 5), /* usb31-0 (gio1) */
61 UNIPHIER_CLK_GATE_SIMPLE(14, 0x210c, 6), /* usb31-1 (gio1-1) */
62 UNIPHIER_CLK_GATE_SIMPLE(16, 0x210c, 16), /* usb30-phy0 */
63 UNIPHIER_CLK_GATE_SIMPLE(17, 0x210c, 18), /* usb30-phy1 */
64 UNIPHIER_CLK_GATE_SIMPLE(18, 0x210c, 20), /* usb30-phy2 */
65 UNIPHIER_CLK_GATE_SIMPLE(20, 0x210c, 17), /* usb31-phy0 */
66 UNIPHIER_CLK_GATE_SIMPLE(21, 0x210c, 19), /* usb31-phy1 */
Kunihiko Hayashia1b48102021-07-06 19:01:06 +090067 UNIPHIER_CLK_GATE_SIMPLE(24, 0x210c, 3), /* pcie */
Masahiro Yamadaab054062017-10-13 19:22:00 +090068 { /* sentinel */ }
69#endif
70};