blob: 3b5c73e9f73a435999e95d35e0e508a4873d77e0 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Matthias Fuchs76d14662007-03-13 13:38:05 +01002 * (C) Copyright 2007
3 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com
4 *
stroesea20b27a2004-12-16 18:05:42 +00005 * (C) Copyright 2001-2004
Matthias Fuchs76d14662007-03-13 13:38:05 +01006 * Stefan Roese, DENX Software Engineering, sr@denx.de.
wdenkc6097192002-11-03 00:24:07 +00007 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00009 */
10
11/*
12 * board/config.h - configuration options, board specific
13 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
wdenkc6097192002-11-03 00:24:07 +000022#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000023#define CONFIG_4xx 1 /* ...member of PPC4xx family */
24#define CONFIG_PCI405 1 /* ...on a PCI405 board */
wdenkc6097192002-11-03 00:24:07 +000025
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xFFFD0000
27
wdenkc837dcb2004-01-20 23:12:12 +000028#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
wdenkc6097192002-11-03 00:24:07 +000029#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */
30
wdenkc837dcb2004-01-20 23:12:12 +000031#define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +000032
stroesea20b27a2004-12-16 18:05:42 +000033#define CONFIG_BOARD_TYPES 1 /* support board types */
wdenkc6097192002-11-03 00:24:07 +000034
stroesea20b27a2004-12-16 18:05:42 +000035#define CONFIG_BAUDRATE 115200
36#define CONFIG_BOOTDELAY 0 /* autoboot after 0 seconds */
wdenkc6097192002-11-03 00:24:07 +000037
38#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000039#define CONFIG_EXTRA_ENV_SETTINGS \
40 "mem_linux=14336k\0" \
41 "optargs=panic=0\0" \
42 "ramargs=setenv bootargs mem=$mem_linux root=/dev/ram rw\0" \
Matthias Fuchs76d14662007-03-13 13:38:05 +010043 "addcons=setenv bootargs $bootargs console=ttyS0,$baudrate $optargs\0" \
stroesea20b27a2004-12-16 18:05:42 +000044 ""
Matthias Fuchs76d14662007-03-13 13:38:05 +010045#define CONFIG_BOOTCOMMAND "run ramargs;run addcons;loadpci"
stroesea20b27a2004-12-16 18:05:42 +000046
47#define CONFIG_PREBOOT /* enable preboot variable */
wdenkc6097192002-11-03 00:24:07 +000048
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050049/*
Jon Loeligeracf02692007-07-08 14:49:44 -050050 * Command line configuration.
51 */
52#include <config_cmd_default.h>
53
Matthias Fuchs24eea622008-11-24 15:11:10 +010054#undef CONFIG_CMD_IMLS
55#undef CONFIG_CMD_ITEST
56#undef CONFIG_CMD_LOADB
57#undef CONFIG_CMD_LOADS
58#undef CONFIG_CMD_NET
59#undef CONFIG_CMD_NFS
60
Jon Loeligeracf02692007-07-08 14:49:44 -050061#define CONFIG_CMD_PCI
Jon Loeligeracf02692007-07-08 14:49:44 -050062#define CONFIG_CMD_ELF
Jon Loeligeracf02692007-07-08 14:49:44 -050063#define CONFIG_CMD_I2C
64#define CONFIG_CMD_BSP
65#define CONFIG_CMD_EEPROM
66
wdenkc837dcb2004-01-20 23:12:12 +000067#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenkc6097192002-11-03 00:24:07 +000068
wdenkc837dcb2004-01-20 23:12:12 +000069#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkc6097192002-11-03 00:24:07 +000070
wdenkc837dcb2004-01-20 23:12:12 +000071#define CONFIG_PRAM 2048 /* reserve 2 MB "protected RAM" */
stroesed69b1002003-03-25 14:41:35 +000072
wdenkc6097192002-11-03 00:24:07 +000073/*
74 * Miscellaneous configurable options
75 */
wdenkc6097192002-11-03 00:24:07 +000076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
wdenkc6097192002-11-03 00:24:07 +000078
Jon Loeligeracf02692007-07-08 14:49:44 -050079#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000081#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000083#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
85#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
86#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
wdenkc6097192002-11-03 00:24:07 +000089
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkc6097192002-11-03 00:24:07 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
93#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +000094
Stefan Roese550650d2010-09-20 16:05:31 +020095#define CONFIG_CONS_INDEX 1 /* Use UART0 */
96#define CONFIG_SYS_NS16550
97#define CONFIG_SYS_NS16550_SERIAL
98#define CONFIG_SYS_NS16550_REG_SIZE 1
99#define CONFIG_SYS_NS16550_CLK get_serial_clock()
100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000103
104/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000106 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
107 57600, 115200, 230400, 460800, 921600 }
wdenkc6097192002-11-03 00:24:07 +0000108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
110#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkc6097192002-11-03 00:24:07 +0000111
stroesed69b1002003-03-25 14:41:35 +0000112#undef CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
wdenkc6097192002-11-03 00:24:07 +0000113
wdenkc837dcb2004-01-20 23:12:12 +0000114#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese2853d292003-09-12 08:53:54 +0000115
wdenkc6097192002-11-03 00:24:07 +0000116/*-----------------------------------------------------------------------
117 * PCI stuff
118 *-----------------------------------------------------------------------
119 */
wdenkc837dcb2004-01-20 23:12:12 +0000120#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
121#define PCI_HOST_FORCE 1 /* configure as pci host */
122#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkc6097192002-11-03 00:24:07 +0000123
wdenkc837dcb2004-01-20 23:12:12 +0000124#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000125#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc837dcb2004-01-20 23:12:12 +0000126#define CONFIG_PCI_HOST PCI_HOST_ADAPTER /* select pci host function */
127#undef CONFIG_PCI_PNP /* no pci plug-and-play */
128 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000129
wdenkc837dcb2004-01-20 23:12:12 +0000130#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenkc6097192002-11-03 00:24:07 +0000131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
133#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0407 /* PCI Device ID: PCI-405 */
134#define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
135#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
136#define CONFIG_SYS_PCI_PTM1MS 0xff000001 /* 16MB, enable hard-wired to 1 */
137#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_PCI_PTM2LA 0xef600000 /* point to internal regs */
140#define CONFIG_SYS_PCI_PTM2MS 0xffe00001 /* 2MB, enable */
141#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000142
143/*-----------------------------------------------------------------------
144 * Start addresses for the final memory configuration
145 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_SDRAM_BASE 0x00000000
149#define CONFIG_SYS_FLASH_BASE 0xFFFD0000
150#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
151#define CONFIG_SYS_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
152#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000153
154/*
155 * For booting Linux, the board info and command line data
156 * have to be in the first 8 MB of memory, since this is
157 * the maximum mapped by the Linux kernel during initialization.
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000160/*-----------------------------------------------------------------------
161 * FLASH organization
162 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
164#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkc6097192002-11-03 00:24:07 +0000165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
167#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
170#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
171#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkc6097192002-11-03 00:24:07 +0000172/*
173 * The following defines are added for buggy IOP480 byte interface.
174 * All other boards should use the standard values (CPCI405 etc.)
175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
177#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
178#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenkc6097192002-11-03 00:24:07 +0000179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkc6097192002-11-03 00:24:07 +0000181
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200182#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200183#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
184#define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars*/
wdenk8bde7f72003-06-27 21:31:46 +0000185 /* total size of a CAT24WC08 is 1024 bytes */
wdenkc6097192002-11-03 00:24:07 +0000186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
188#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
wdenkc6097192002-11-03 00:24:07 +0000189
190/*-----------------------------------------------------------------------
191 * I2C EEPROM (CAT24WC16) for environment
192 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000193#define CONFIG_SYS_I2C
194#define CONFIG_SYS_I2C_PPC4XX
195#define CONFIG_SYS_I2C_PPC4XX_CH0
196#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
197#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenkc6097192002-11-03 00:24:07 +0000198
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
200#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkc837dcb2004-01-20 23:12:12 +0000201/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
203#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenkc6097192002-11-03 00:24:07 +0000204 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000205 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +0000207
wdenkc6097192002-11-03 00:24:07 +0000208/*
209 * Init Memory Controller:
210 *
211 * BR0/1 and OR0/1 (FLASH)
212 */
213
214#define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
215
216/*-----------------------------------------------------------------------
217 * External Bus Controller (EBC) Setup
218 */
219
wdenkc837dcb2004-01-20 23:12:12 +0000220/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_EBC_PB0AP 0x92015480
222#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000223
wdenkc837dcb2004-01-20 23:12:12 +0000224/* Memory Bank 1 (NVRAM/RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_EBC_PB1AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
226#define CONFIG_SYS_EBC_PB1CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000227
wdenkc837dcb2004-01-20 23:12:12 +0000228/* Memory Bank 2 (CAN0, 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
230/*#define CONFIG_SYS_EBC_PB2AP 0x038056C0 / * BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
231#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000232
wdenkc837dcb2004-01-20 23:12:12 +0000233/* Memory Bank 3 (FPGA internal) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
235#define CONFIG_SYS_EBC_PB3CR 0xF041C000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=32bit */
236#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
wdenkc6097192002-11-03 00:24:07 +0000237
238/*-----------------------------------------------------------------------
239 * FPGA stuff
240 */
241/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_FPGA_MODE 0x00
243#define CONFIG_SYS_FPGA_STATUS 0x02
244#define CONFIG_SYS_FPGA_TS 0x04
245#define CONFIG_SYS_FPGA_TS_LOW 0x06
246#define CONFIG_SYS_FPGA_TS_CAP0 0x10
247#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
248#define CONFIG_SYS_FPGA_TS_CAP1 0x14
249#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
250#define CONFIG_SYS_FPGA_TS_CAP2 0x18
251#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
252#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
253#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
wdenkc6097192002-11-03 00:24:07 +0000254
255/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
257#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
258#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
259#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
wdenkc6097192002-11-03 00:24:07 +0000260
261/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
263#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
264#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
265#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
266#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
wdenkc6097192002-11-03 00:24:07 +0000267
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
269#define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
wdenkc6097192002-11-03 00:24:07 +0000270
271/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
273#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
274#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
275#define CONFIG_SYS_FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */
276#define CONFIG_SYS_FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */
stroesea20b27a2004-12-16 18:05:42 +0000277/* new INIT and DONE pins since board revision 1.2 (for PPC405GPr support) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_FPGA_INIT_V12 0x00008000 /* FPGA init pin (ppc input) */
279#define CONFIG_SYS_FPGA_DONE_V12 0x00010000 /* FPGA done pin (ppc input) */
wdenkc6097192002-11-03 00:24:07 +0000280
281/*-----------------------------------------------------------------------
282 * Definitions for initial stack pointer and data area (in data cache)
283 */
stroesea20b27a2004-12-16 18:05:42 +0000284/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea20b27a2004-12-16 18:05:42 +0000286/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
288#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
289#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200290#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroesea20b27a2004-12-16 18:05:42 +0000291
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200292#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000294
wdenkc6097192002-11-03 00:24:07 +0000295#endif /* __CONFIG_H */