blob: a7eddd647d02b0df27e0bf9f8552358f28a3fc34 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01002/*
3 * Copyright (C) 2005-2006 Atmel Corporation
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01004 */
5#include <common.h>
Wenyou Yang577aa3b2016-11-02 10:06:56 +08006#include <clk.h>
Simon Glassf1dcc192016-05-05 07:28:11 -06007#include <dm.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01008
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01009/*
10 * The u-boot networking stack is a little weird. It seems like the
11 * networking core allocates receive buffers up front without any
12 * regard to the hardware that's supposed to actually receive those
13 * packets.
14 *
15 * The MACB receives packets into 128-byte receive buffers, so the
16 * buffers allocated by the core isn't very practical to use. We'll
17 * allocate our own, but we need one such buffer in case a packet
18 * wraps around the DMA ring so that we have to copy it.
19 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020 * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010021 * configuration header. This way, the core allocates one RX buffer
22 * and one TX buffer, each of which can hold a ethernet packet of
23 * maximum size.
24 *
25 * For some reason, the networking core unconditionally specifies a
26 * 32-byte packet "alignment" (which really should be called
27 * "padding"). MACB shouldn't need that, but we'll refrain from any
28 * core modifications here...
29 */
30
31#include <net.h>
Simon Glassf1dcc192016-05-05 07:28:11 -060032#ifndef CONFIG_DM_ETH
Ben Warren89973f82008-08-31 22:22:04 -070033#include <netdev.h>
Simon Glassf1dcc192016-05-05 07:28:11 -060034#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010035#include <malloc.h>
Semih Hazar0f751d62009-12-17 15:07:15 +020036#include <miiphy.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010037
38#include <linux/mii.h>
39#include <asm/io.h>
40#include <asm/dma-mapping.h>
41#include <asm/arch/clk.h>
Masahiro Yamada5d97dff2016-09-21 11:28:57 +090042#include <linux/errno.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010043
44#include "macb.h"
45
Wenyou Yanga212b662016-05-17 13:11:35 +080046DECLARE_GLOBAL_DATA_PTR;
47
Andreas Bießmannceef9832014-05-26 22:55:18 +020048#define MACB_RX_BUFFER_SIZE 4096
49#define MACB_RX_RING_SIZE (MACB_RX_BUFFER_SIZE / 128)
50#define MACB_TX_RING_SIZE 16
51#define MACB_TX_TIMEOUT 1000
52#define MACB_AUTONEG_TIMEOUT 5000000
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010053
Wilson Lee4bf56912017-08-22 20:25:07 -070054#ifdef CONFIG_MACB_ZYNQ
55/* INCR4 AHB bursts */
56#define MACB_ZYNQ_GEM_DMACR_BLENGTH 0x00000004
57/* Use full configured addressable space (8 Kb) */
58#define MACB_ZYNQ_GEM_DMACR_RXSIZE 0x00000300
59/* Use full configured addressable space (4 Kb) */
60#define MACB_ZYNQ_GEM_DMACR_TXSIZE 0x00000400
61/* Set RXBUF with use of 128 byte */
62#define MACB_ZYNQ_GEM_DMACR_RXBUF 0x00020000
63#define MACB_ZYNQ_GEM_DMACR_INIT \
64 (MACB_ZYNQ_GEM_DMACR_BLENGTH | \
65 MACB_ZYNQ_GEM_DMACR_RXSIZE | \
66 MACB_ZYNQ_GEM_DMACR_TXSIZE | \
67 MACB_ZYNQ_GEM_DMACR_RXBUF)
68#endif
69
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010070struct macb_dma_desc {
71 u32 addr;
72 u32 ctrl;
73};
74
Wu, Josh5ae0e382014-05-27 16:31:05 +080075#define DMA_DESC_BYTES(n) (n * sizeof(struct macb_dma_desc))
76#define MACB_TX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_TX_RING_SIZE))
77#define MACB_RX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_RX_RING_SIZE))
Wu, Joshade4ea42015-06-03 16:45:44 +080078#define MACB_TX_DUMMY_DMA_DESC_SIZE (DMA_DESC_BYTES(1))
Wu, Josh5ae0e382014-05-27 16:31:05 +080079
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010080#define RXADDR_USED 0x00000001
81#define RXADDR_WRAP 0x00000002
82
83#define RXBUF_FRMLEN_MASK 0x00000fff
84#define RXBUF_FRAME_START 0x00004000
85#define RXBUF_FRAME_END 0x00008000
86#define RXBUF_TYPEID_MATCH 0x00400000
87#define RXBUF_ADDR4_MATCH 0x00800000
88#define RXBUF_ADDR3_MATCH 0x01000000
89#define RXBUF_ADDR2_MATCH 0x02000000
90#define RXBUF_ADDR1_MATCH 0x04000000
91#define RXBUF_BROADCAST 0x80000000
92
93#define TXBUF_FRMLEN_MASK 0x000007ff
94#define TXBUF_FRAME_END 0x00008000
95#define TXBUF_NOCRC 0x00010000
96#define TXBUF_EXHAUSTED 0x08000000
97#define TXBUF_UNDERRUN 0x10000000
98#define TXBUF_MAXRETRY 0x20000000
99#define TXBUF_WRAP 0x40000000
100#define TXBUF_USED 0x80000000
101
102struct macb_device {
103 void *regs;
104
105 unsigned int rx_tail;
106 unsigned int tx_head;
107 unsigned int tx_tail;
Simon Glassd5555b72016-05-05 07:28:09 -0600108 unsigned int next_rx_tail;
109 bool wrapped;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100110
111 void *rx_buffer;
112 void *tx_buffer;
113 struct macb_dma_desc *rx_ring;
114 struct macb_dma_desc *tx_ring;
115
116 unsigned long rx_buffer_dma;
117 unsigned long rx_ring_dma;
118 unsigned long tx_ring_dma;
119
Wu, Joshade4ea42015-06-03 16:45:44 +0800120 struct macb_dma_desc *dummy_desc;
121 unsigned long dummy_desc_dma;
122
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100123 const struct device *dev;
Simon Glassf1dcc192016-05-05 07:28:11 -0600124#ifndef CONFIG_DM_ETH
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100125 struct eth_device netdev;
Simon Glassf1dcc192016-05-05 07:28:11 -0600126#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100127 unsigned short phy_addr;
Bo Shenb1a00062013-04-24 15:59:27 +0800128 struct mii_dev *bus;
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800129#ifdef CONFIG_PHYLIB
130 struct phy_device *phydev;
131#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800132
133#ifdef CONFIG_DM_ETH
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800134#ifdef CONFIG_CLK
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800135 unsigned long pclk_rate;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800136#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800137 phy_interface_t phy_interface;
138#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100139};
Simon Glassf1dcc192016-05-05 07:28:11 -0600140#ifndef CONFIG_DM_ETH
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100141#define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
Simon Glassf1dcc192016-05-05 07:28:11 -0600142#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100143
Bo Shend256be22013-04-24 15:59:28 +0800144static int macb_is_gem(struct macb_device *macb)
145{
Atish Patrafbcaa262019-02-25 08:14:42 +0000146 return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) >= 0x2;
Bo Shend256be22013-04-24 15:59:28 +0800147}
148
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100149#ifndef cpu_is_sama5d2
150#define cpu_is_sama5d2() 0
151#endif
152
153#ifndef cpu_is_sama5d4
154#define cpu_is_sama5d4() 0
155#endif
156
157static int gem_is_gigabit_capable(struct macb_device *macb)
158{
159 /*
Robert P. J. Day1cc0a9f2016-05-04 04:47:31 -0400160 * The GEM controllers embedded in SAMA5D2 and SAMA5D4 are
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100161 * configured to support only 10/100.
162 */
163 return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4();
164}
165
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100166static void macb_mdio_write(struct macb_device *macb, u8 reg, u16 value)
167{
168 unsigned long netctl;
169 unsigned long netstat;
170 unsigned long frame;
171
172 netctl = macb_readl(macb, NCR);
173 netctl |= MACB_BIT(MPE);
174 macb_writel(macb, NCR, netctl);
175
176 frame = (MACB_BF(SOF, 1)
177 | MACB_BF(RW, 1)
178 | MACB_BF(PHYA, macb->phy_addr)
179 | MACB_BF(REGA, reg)
180 | MACB_BF(CODE, 2)
181 | MACB_BF(DATA, value));
182 macb_writel(macb, MAN, frame);
183
184 do {
185 netstat = macb_readl(macb, NSR);
186 } while (!(netstat & MACB_BIT(IDLE)));
187
188 netctl = macb_readl(macb, NCR);
189 netctl &= ~MACB_BIT(MPE);
190 macb_writel(macb, NCR, netctl);
191}
192
193static u16 macb_mdio_read(struct macb_device *macb, u8 reg)
194{
195 unsigned long netctl;
196 unsigned long netstat;
197 unsigned long frame;
198
199 netctl = macb_readl(macb, NCR);
200 netctl |= MACB_BIT(MPE);
201 macb_writel(macb, NCR, netctl);
202
203 frame = (MACB_BF(SOF, 1)
204 | MACB_BF(RW, 2)
205 | MACB_BF(PHYA, macb->phy_addr)
206 | MACB_BF(REGA, reg)
207 | MACB_BF(CODE, 2));
208 macb_writel(macb, MAN, frame);
209
210 do {
211 netstat = macb_readl(macb, NSR);
212 } while (!(netstat & MACB_BIT(IDLE)));
213
214 frame = macb_readl(macb, MAN);
215
216 netctl = macb_readl(macb, NCR);
217 netctl &= ~MACB_BIT(MPE);
218 macb_writel(macb, NCR, netctl);
219
220 return MACB_BFEXT(DATA, frame);
221}
222
Joe Hershberger1b8c18b2013-06-24 19:06:38 -0500223void __weak arch_get_mdio_control(const char *name)
Shiraz Hashim416ce622012-12-13 17:22:52 +0530224{
225 return;
226}
227
Bo Shenb1a00062013-04-24 15:59:27 +0800228#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Semih Hazar0f751d62009-12-17 15:07:15 +0200229
Joe Hershberger5a49f172016-08-08 11:28:38 -0500230int macb_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
Semih Hazar0f751d62009-12-17 15:07:15 +0200231{
Joe Hershberger5a49f172016-08-08 11:28:38 -0500232 u16 value = 0;
Simon Glassf1dcc192016-05-05 07:28:11 -0600233#ifdef CONFIG_DM_ETH
Joe Hershberger5a49f172016-08-08 11:28:38 -0500234 struct udevice *dev = eth_get_dev_by_name(bus->name);
Simon Glassf1dcc192016-05-05 07:28:11 -0600235 struct macb_device *macb = dev_get_priv(dev);
236#else
Joe Hershberger5a49f172016-08-08 11:28:38 -0500237 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200238 struct macb_device *macb = to_macb(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -0600239#endif
Semih Hazar0f751d62009-12-17 15:07:15 +0200240
Andreas Bießmannceef9832014-05-26 22:55:18 +0200241 if (macb->phy_addr != phy_adr)
Semih Hazar0f751d62009-12-17 15:07:15 +0200242 return -1;
243
Joe Hershberger5a49f172016-08-08 11:28:38 -0500244 arch_get_mdio_control(bus->name);
245 value = macb_mdio_read(macb, reg);
Semih Hazar0f751d62009-12-17 15:07:15 +0200246
Joe Hershberger5a49f172016-08-08 11:28:38 -0500247 return value;
Semih Hazar0f751d62009-12-17 15:07:15 +0200248}
249
Joe Hershberger5a49f172016-08-08 11:28:38 -0500250int macb_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
251 u16 value)
Semih Hazar0f751d62009-12-17 15:07:15 +0200252{
Simon Glassf1dcc192016-05-05 07:28:11 -0600253#ifdef CONFIG_DM_ETH
Joe Hershberger5a49f172016-08-08 11:28:38 -0500254 struct udevice *dev = eth_get_dev_by_name(bus->name);
Simon Glassf1dcc192016-05-05 07:28:11 -0600255 struct macb_device *macb = dev_get_priv(dev);
256#else
Joe Hershberger5a49f172016-08-08 11:28:38 -0500257 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200258 struct macb_device *macb = to_macb(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -0600259#endif
Semih Hazar0f751d62009-12-17 15:07:15 +0200260
Andreas Bießmannceef9832014-05-26 22:55:18 +0200261 if (macb->phy_addr != phy_adr)
Semih Hazar0f751d62009-12-17 15:07:15 +0200262 return -1;
263
Joe Hershberger5a49f172016-08-08 11:28:38 -0500264 arch_get_mdio_control(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200265 macb_mdio_write(macb, reg, value);
266
267 return 0;
268}
269#endif
270
Wu, Josh5ae0e382014-05-27 16:31:05 +0800271#define RX 1
272#define TX 0
273static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx)
274{
275 if (rx)
Heiko Schocher592a7492016-08-29 07:46:11 +0200276 invalidate_dcache_range(macb->rx_ring_dma,
277 ALIGN(macb->rx_ring_dma + MACB_RX_DMA_DESC_SIZE,
278 PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800279 else
Heiko Schocher592a7492016-08-29 07:46:11 +0200280 invalidate_dcache_range(macb->tx_ring_dma,
281 ALIGN(macb->tx_ring_dma + MACB_TX_DMA_DESC_SIZE,
282 PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800283}
284
285static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx)
286{
287 if (rx)
288 flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200289 ALIGN(MACB_RX_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800290 else
291 flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200292 ALIGN(MACB_TX_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800293}
294
295static inline void macb_flush_rx_buffer(struct macb_device *macb)
296{
297 flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200298 ALIGN(MACB_RX_BUFFER_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800299}
300
301static inline void macb_invalidate_rx_buffer(struct macb_device *macb)
302{
303 invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200304 ALIGN(MACB_RX_BUFFER_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800305}
Semih Hazar0f751d62009-12-17 15:07:15 +0200306
Jon Loeliger07d38a12007-07-09 17:30:01 -0500307#if defined(CONFIG_CMD_NET)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100308
Simon Glassd5555b72016-05-05 07:28:09 -0600309static int _macb_send(struct macb_device *macb, const char *name, void *packet,
310 int length)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100311{
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100312 unsigned long paddr, ctrl;
313 unsigned int tx_head = macb->tx_head;
314 int i;
315
316 paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
317
318 ctrl = length & TXBUF_FRMLEN_MASK;
319 ctrl |= TXBUF_FRAME_END;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200320 if (tx_head == (MACB_TX_RING_SIZE - 1)) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100321 ctrl |= TXBUF_WRAP;
322 macb->tx_head = 0;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200323 } else {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100324 macb->tx_head++;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200325 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100326
327 macb->tx_ring[tx_head].ctrl = ctrl;
328 macb->tx_ring[tx_head].addr = paddr;
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200329 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800330 macb_flush_ring_desc(macb, TX);
331 /* Do we need check paddr and length is dcache line aligned? */
Simon Glassf589f8c2016-05-05 07:28:10 -0600332 flush_dcache_range(paddr, paddr + ALIGN(length, ARCH_DMA_MINALIGN));
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100333 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
334
335 /*
336 * I guess this is necessary because the networking core may
337 * re-use the transmit buffer as soon as we return...
338 */
Andreas Bießmannceef9832014-05-26 22:55:18 +0200339 for (i = 0; i <= MACB_TX_TIMEOUT; i++) {
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200340 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800341 macb_invalidate_ring_desc(macb, TX);
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200342 ctrl = macb->tx_ring[tx_head].ctrl;
343 if (ctrl & TXBUF_USED)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100344 break;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100345 udelay(1);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100346 }
347
348 dma_unmap_single(packet, length, paddr);
349
Andreas Bießmannceef9832014-05-26 22:55:18 +0200350 if (i <= MACB_TX_TIMEOUT) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100351 if (ctrl & TXBUF_UNDERRUN)
Simon Glassd5555b72016-05-05 07:28:09 -0600352 printf("%s: TX underrun\n", name);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100353 if (ctrl & TXBUF_EXHAUSTED)
Simon Glassd5555b72016-05-05 07:28:09 -0600354 printf("%s: TX buffers exhausted in mid frame\n", name);
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200355 } else {
Simon Glassd5555b72016-05-05 07:28:09 -0600356 printf("%s: TX timeout\n", name);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100357 }
358
359 /* No one cares anyway */
360 return 0;
361}
362
363static void reclaim_rx_buffers(struct macb_device *macb,
364 unsigned int new_tail)
365{
366 unsigned int i;
367
368 i = macb->rx_tail;
Wu, Josh5ae0e382014-05-27 16:31:05 +0800369
370 macb_invalidate_ring_desc(macb, RX);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100371 while (i > new_tail) {
372 macb->rx_ring[i].addr &= ~RXADDR_USED;
373 i++;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200374 if (i > MACB_RX_RING_SIZE)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100375 i = 0;
376 }
377
378 while (i < new_tail) {
379 macb->rx_ring[i].addr &= ~RXADDR_USED;
380 i++;
381 }
382
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200383 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800384 macb_flush_ring_desc(macb, RX);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100385 macb->rx_tail = new_tail;
386}
387
Simon Glassd5555b72016-05-05 07:28:09 -0600388static int _macb_recv(struct macb_device *macb, uchar **packetp)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100389{
Simon Glassd5555b72016-05-05 07:28:09 -0600390 unsigned int next_rx_tail = macb->next_rx_tail;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100391 void *buffer;
392 int length;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100393 u32 status;
394
Simon Glassd5555b72016-05-05 07:28:09 -0600395 macb->wrapped = false;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100396 for (;;) {
Wu, Josh5ae0e382014-05-27 16:31:05 +0800397 macb_invalidate_ring_desc(macb, RX);
398
Simon Glassd5555b72016-05-05 07:28:09 -0600399 if (!(macb->rx_ring[next_rx_tail].addr & RXADDR_USED))
400 return -EAGAIN;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100401
Simon Glassd5555b72016-05-05 07:28:09 -0600402 status = macb->rx_ring[next_rx_tail].ctrl;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100403 if (status & RXBUF_FRAME_START) {
Simon Glassd5555b72016-05-05 07:28:09 -0600404 if (next_rx_tail != macb->rx_tail)
405 reclaim_rx_buffers(macb, next_rx_tail);
406 macb->wrapped = false;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100407 }
408
409 if (status & RXBUF_FRAME_END) {
410 buffer = macb->rx_buffer + 128 * macb->rx_tail;
411 length = status & RXBUF_FRMLEN_MASK;
Wu, Josh5ae0e382014-05-27 16:31:05 +0800412
413 macb_invalidate_rx_buffer(macb);
Simon Glassd5555b72016-05-05 07:28:09 -0600414 if (macb->wrapped) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100415 unsigned int headlen, taillen;
416
Andreas Bießmannceef9832014-05-26 22:55:18 +0200417 headlen = 128 * (MACB_RX_RING_SIZE
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100418 - macb->rx_tail);
419 taillen = length - headlen;
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500420 memcpy((void *)net_rx_packets[0],
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100421 buffer, headlen);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500422 memcpy((void *)net_rx_packets[0] + headlen,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100423 macb->rx_buffer, taillen);
Simon Glassd5555b72016-05-05 07:28:09 -0600424 *packetp = (void *)net_rx_packets[0];
425 } else {
426 *packetp = buffer;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100427 }
428
Simon Glassd5555b72016-05-05 07:28:09 -0600429 if (++next_rx_tail >= MACB_RX_RING_SIZE)
430 next_rx_tail = 0;
431 macb->next_rx_tail = next_rx_tail;
432 return length;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100433 } else {
Simon Glassd5555b72016-05-05 07:28:09 -0600434 if (++next_rx_tail >= MACB_RX_RING_SIZE) {
435 macb->wrapped = true;
436 next_rx_tail = 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100437 }
438 }
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200439 barrier();
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100440 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100441}
442
Simon Glassd5555b72016-05-05 07:28:09 -0600443static void macb_phy_reset(struct macb_device *macb, const char *name)
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200444{
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200445 int i;
446 u16 status, adv;
447
448 adv = ADVERTISE_CSMA | ADVERTISE_ALL;
449 macb_mdio_write(macb, MII_ADVERTISE, adv);
Simon Glassd5555b72016-05-05 07:28:09 -0600450 printf("%s: Starting autonegotiation...\n", name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200451 macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE
452 | BMCR_ANRESTART));
453
Andreas Bießmannceef9832014-05-26 22:55:18 +0200454 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200455 status = macb_mdio_read(macb, MII_BMSR);
456 if (status & BMSR_ANEGCOMPLETE)
457 break;
458 udelay(100);
459 }
460
461 if (status & BMSR_ANEGCOMPLETE)
Simon Glassd5555b72016-05-05 07:28:09 -0600462 printf("%s: Autonegotiation complete\n", name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200463 else
464 printf("%s: Autonegotiation timed out (status=0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600465 name, status);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200466}
467
Wenyou Yanga212b662016-05-17 13:11:35 +0800468static int macb_phy_find(struct macb_device *macb, const char *name)
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100469{
470 int i;
471 u16 phy_id;
472
473 /* Search for PHY... */
474 for (i = 0; i < 32; i++) {
475 macb->phy_addr = i;
476 phy_id = macb_mdio_read(macb, MII_PHYSID1);
477 if (phy_id != 0xffff) {
Wenyou Yanga212b662016-05-17 13:11:35 +0800478 printf("%s: PHY present at %d\n", name, i);
Wilson Lee4bf56912017-08-22 20:25:07 -0700479 return 0;
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100480 }
481 }
482
483 /* PHY isn't up to snuff */
Wenyou Yanga212b662016-05-17 13:11:35 +0800484 printf("%s: PHY not found\n", name);
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100485
Wilson Lee4bf56912017-08-22 20:25:07 -0700486 return -ENODEV;
487}
488
489/**
490 * macb_linkspd_cb - Linkspeed change callback function
Bin Menga5e3d232019-05-22 00:09:45 -0700491 * @dev/@regs: MACB udevice (DM version) or
492 * Base Register of MACB devices (non-DM version)
Wilson Lee4bf56912017-08-22 20:25:07 -0700493 * @speed: Linkspeed
494 * Returns 0 when operation success and negative errno number
495 * when operation failed.
496 */
Bin Menga5e3d232019-05-22 00:09:45 -0700497#ifdef CONFIG_DM_ETH
498int __weak macb_linkspd_cb(struct udevice *dev, unsigned int speed)
499{
Bin Meng3ef64442019-05-22 00:09:46 -0700500#ifdef CONFIG_CLK
501 struct clk tx_clk;
502 ulong rate;
503 int ret;
504
505 /*
506 * "tx_clk" is an optional clock source for MACB.
507 * Ignore if it does not exist in DT.
508 */
509 ret = clk_get_by_name(dev, "tx_clk", &tx_clk);
510 if (ret)
511 return 0;
512
513 switch (speed) {
514 case _10BASET:
515 rate = 2500000; /* 2.5 MHz */
516 break;
517 case _100BASET:
518 rate = 25000000; /* 25 MHz */
519 break;
520 case _1000BASET:
521 rate = 125000000; /* 125 MHz */
522 break;
523 default:
524 /* does not change anything */
525 return 0;
526 }
527
528 if (tx_clk.dev) {
529 ret = clk_set_rate(&tx_clk, rate);
530 if (ret)
531 return ret;
532 }
533#endif
534
Bin Menga5e3d232019-05-22 00:09:45 -0700535 return 0;
536}
537#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700538int __weak macb_linkspd_cb(void *regs, unsigned int speed)
539{
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100540 return 0;
541}
Bin Menga5e3d232019-05-22 00:09:45 -0700542#endif
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100543
Wenyou Yanga212b662016-05-17 13:11:35 +0800544#ifdef CONFIG_DM_ETH
545static int macb_phy_init(struct udevice *dev, const char *name)
546#else
Simon Glassd5555b72016-05-05 07:28:09 -0600547static int macb_phy_init(struct macb_device *macb, const char *name)
Wenyou Yanga212b662016-05-17 13:11:35 +0800548#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100549{
Wenyou Yanga212b662016-05-17 13:11:35 +0800550#ifdef CONFIG_DM_ETH
551 struct macb_device *macb = dev_get_priv(dev);
552#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100553 u32 ncfgr;
554 u16 phy_id, status, adv, lpa;
555 int media, speed, duplex;
Wilson Lee4bf56912017-08-22 20:25:07 -0700556 int ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100557 int i;
558
Simon Glassd5555b72016-05-05 07:28:09 -0600559 arch_get_mdio_control(name);
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100560 /* Auto-detect phy_addr */
Wilson Lee4bf56912017-08-22 20:25:07 -0700561 ret = macb_phy_find(macb, name);
562 if (ret)
563 return ret;
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100564
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100565 /* Check if the PHY is up to snuff... */
566 phy_id = macb_mdio_read(macb, MII_PHYSID1);
567 if (phy_id == 0xffff) {
Simon Glassd5555b72016-05-05 07:28:09 -0600568 printf("%s: No PHY present\n", name);
Wilson Lee4bf56912017-08-22 20:25:07 -0700569 return -ENODEV;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100570 }
571
Bo Shenb1a00062013-04-24 15:59:27 +0800572#ifdef CONFIG_PHYLIB
Wenyou Yanga212b662016-05-17 13:11:35 +0800573#ifdef CONFIG_DM_ETH
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800574 macb->phydev = phy_connect(macb->bus, macb->phy_addr, dev,
Wenyou Yanga212b662016-05-17 13:11:35 +0800575 macb->phy_interface);
576#else
Bo Shen8314ccd2013-08-19 10:35:47 +0800577 /* need to consider other phy interface mode */
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800578 macb->phydev = phy_connect(macb->bus, macb->phy_addr, &macb->netdev,
Bo Shen8314ccd2013-08-19 10:35:47 +0800579 PHY_INTERFACE_MODE_RGMII);
Wenyou Yanga212b662016-05-17 13:11:35 +0800580#endif
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800581 if (!macb->phydev) {
Bo Shen8314ccd2013-08-19 10:35:47 +0800582 printf("phy_connect failed\n");
583 return -ENODEV;
584 }
585
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800586 phy_config(macb->phydev);
Bo Shenb1a00062013-04-24 15:59:27 +0800587#endif
588
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200589 status = macb_mdio_read(macb, MII_BMSR);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100590 if (!(status & BMSR_LSTATUS)) {
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200591 /* Try to re-negotiate if we don't have link already. */
Simon Glassd5555b72016-05-05 07:28:09 -0600592 macb_phy_reset(macb, name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200593
Andreas Bießmannceef9832014-05-26 22:55:18 +0200594 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100595 status = macb_mdio_read(macb, MII_BMSR);
Stefan Roese7bf9bca2019-03-27 11:20:19 +0100596 if (status & BMSR_LSTATUS) {
597 /*
598 * Delay a bit after the link is established,
599 * so that the next xfer does not fail
600 */
601 mdelay(10);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100602 break;
Stefan Roese7bf9bca2019-03-27 11:20:19 +0100603 }
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200604 udelay(100);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100605 }
606 }
607
608 if (!(status & BMSR_LSTATUS)) {
609 printf("%s: link down (status: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600610 name, status);
Wilson Lee4bf56912017-08-22 20:25:07 -0700611 return -ENETDOWN;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100612 }
Bo Shend256be22013-04-24 15:59:28 +0800613
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100614 /* First check for GMAC and that it is GiB capable */
615 if (gem_is_gigabit_capable(macb)) {
Radu Pirea1b0c9912019-06-07 14:18:35 +0300616 lpa = macb_mdio_read(macb, MII_LPA);
Bo Shend256be22013-04-24 15:59:28 +0800617
Radu Pirea0dc97fc2019-06-07 14:18:36 +0300618 if (lpa & (LPA_1000FULL | LPA_1000HALF | LPA_1000XFULL |
619 LPA_1000XHALF)) {
620 duplex = ((lpa & (LPA_1000FULL | LPA_1000XFULL)) ?
621 1 : 0);
Andreas Bießmann47609572014-09-18 23:46:48 +0200622
623 printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600624 name,
Bo Shend256be22013-04-24 15:59:28 +0800625 duplex ? "full" : "half",
626 lpa);
627
628 ncfgr = macb_readl(macb, NCFGR);
Andreas Bießmann47609572014-09-18 23:46:48 +0200629 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
630 ncfgr |= GEM_BIT(GBE);
631
Bo Shend256be22013-04-24 15:59:28 +0800632 if (duplex)
633 ncfgr |= MACB_BIT(FD);
Andreas Bießmann47609572014-09-18 23:46:48 +0200634
Bo Shend256be22013-04-24 15:59:28 +0800635 macb_writel(macb, NCFGR, ncfgr);
636
Bin Menga5e3d232019-05-22 00:09:45 -0700637#ifdef CONFIG_DM_ETH
638 ret = macb_linkspd_cb(dev, _1000BASET);
639#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700640 ret = macb_linkspd_cb(macb->regs, _1000BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700641#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700642 if (ret)
643 return ret;
644
645 return 0;
Bo Shend256be22013-04-24 15:59:28 +0800646 }
647 }
648
649 /* fall back for EMAC checking */
650 adv = macb_mdio_read(macb, MII_ADVERTISE);
651 lpa = macb_mdio_read(macb, MII_LPA);
652 media = mii_nway_result(lpa & adv);
653 speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
654 ? 1 : 0);
655 duplex = (media & ADVERTISE_FULL) ? 1 : 0;
656 printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600657 name,
Bo Shend256be22013-04-24 15:59:28 +0800658 speed ? "100" : "10",
659 duplex ? "full" : "half",
660 lpa);
661
662 ncfgr = macb_readl(macb, NCFGR);
Bo Shenc83cb5f2015-03-04 13:35:16 +0800663 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE));
Wilson Lee4bf56912017-08-22 20:25:07 -0700664 if (speed) {
Bo Shend256be22013-04-24 15:59:28 +0800665 ncfgr |= MACB_BIT(SPD);
Bin Menga5e3d232019-05-22 00:09:45 -0700666#ifdef CONFIG_DM_ETH
667 ret = macb_linkspd_cb(dev, _100BASET);
668#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700669 ret = macb_linkspd_cb(macb->regs, _100BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700670#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700671 } else {
Bin Menga5e3d232019-05-22 00:09:45 -0700672#ifdef CONFIG_DM_ETH
673 ret = macb_linkspd_cb(dev, _10BASET);
674#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700675 ret = macb_linkspd_cb(macb->regs, _10BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700676#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700677 }
678
679 if (ret)
680 return ret;
681
Bo Shend256be22013-04-24 15:59:28 +0800682 if (duplex)
683 ncfgr |= MACB_BIT(FD);
684 macb_writel(macb, NCFGR, ncfgr);
685
Wilson Lee4bf56912017-08-22 20:25:07 -0700686 return 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100687}
688
Wu, Joshade4ea42015-06-03 16:45:44 +0800689static int gmac_init_multi_queues(struct macb_device *macb)
690{
691 int i, num_queues = 1;
692 u32 queue_mask;
693
694 /* bit 0 is never set but queue 0 always exists */
695 queue_mask = gem_readl(macb, DCFG6) & 0xff;
696 queue_mask |= 0x1;
697
698 for (i = 1; i < MACB_MAX_QUEUES; i++)
699 if (queue_mask & (1 << i))
700 num_queues++;
701
702 macb->dummy_desc->ctrl = TXBUF_USED;
703 macb->dummy_desc->addr = 0;
704 flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200705 ALIGN(MACB_TX_DUMMY_DMA_DESC_SIZE, PKTALIGN));
Wu, Joshade4ea42015-06-03 16:45:44 +0800706
707 for (i = 1; i < num_queues; i++)
708 gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1);
709
710 return 0;
711}
712
Wenyou Yanga212b662016-05-17 13:11:35 +0800713#ifdef CONFIG_DM_ETH
714static int _macb_init(struct udevice *dev, const char *name)
715#else
Simon Glassd5555b72016-05-05 07:28:09 -0600716static int _macb_init(struct macb_device *macb, const char *name)
Wenyou Yanga212b662016-05-17 13:11:35 +0800717#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100718{
Wenyou Yanga212b662016-05-17 13:11:35 +0800719#ifdef CONFIG_DM_ETH
720 struct macb_device *macb = dev_get_priv(dev);
721#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100722 unsigned long paddr;
Wilson Lee4bf56912017-08-22 20:25:07 -0700723 int ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100724 int i;
725
726 /*
727 * macb_halt should have been called at some point before now,
728 * so we'll assume the controller is idle.
729 */
730
731 /* initialize DMA descriptors */
732 paddr = macb->rx_buffer_dma;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200733 for (i = 0; i < MACB_RX_RING_SIZE; i++) {
734 if (i == (MACB_RX_RING_SIZE - 1))
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100735 paddr |= RXADDR_WRAP;
736 macb->rx_ring[i].addr = paddr;
737 macb->rx_ring[i].ctrl = 0;
738 paddr += 128;
739 }
Wu, Josh5ae0e382014-05-27 16:31:05 +0800740 macb_flush_ring_desc(macb, RX);
741 macb_flush_rx_buffer(macb);
742
Andreas Bießmannceef9832014-05-26 22:55:18 +0200743 for (i = 0; i < MACB_TX_RING_SIZE; i++) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100744 macb->tx_ring[i].addr = 0;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200745 if (i == (MACB_TX_RING_SIZE - 1))
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100746 macb->tx_ring[i].ctrl = TXBUF_USED | TXBUF_WRAP;
747 else
748 macb->tx_ring[i].ctrl = TXBUF_USED;
749 }
Wu, Josh5ae0e382014-05-27 16:31:05 +0800750 macb_flush_ring_desc(macb, TX);
751
Andreas Bießmannceef9832014-05-26 22:55:18 +0200752 macb->rx_tail = 0;
753 macb->tx_head = 0;
754 macb->tx_tail = 0;
Simon Glassd5555b72016-05-05 07:28:09 -0600755 macb->next_rx_tail = 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100756
Wilson Lee4bf56912017-08-22 20:25:07 -0700757#ifdef CONFIG_MACB_ZYNQ
758 macb_writel(macb, DMACFG, MACB_ZYNQ_GEM_DMACR_INIT);
759#endif
760
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100761 macb_writel(macb, RBQP, macb->rx_ring_dma);
762 macb_writel(macb, TBQP, macb->tx_ring_dma);
763
Bo Shend256be22013-04-24 15:59:28 +0800764 if (macb_is_gem(macb)) {
Wu, Joshade4ea42015-06-03 16:45:44 +0800765 /* Check the multi queue and initialize the queue for tx */
766 gmac_init_multi_queues(macb);
767
Bo Shencabf61c2014-11-10 15:24:01 +0800768 /*
769 * When the GMAC IP with GE feature, this bit is used to
770 * select interface between RGMII and GMII.
771 * When the GMAC IP without GE feature, this bit is used
772 * to select interface between RMII and MII.
773 */
Wenyou Yanga212b662016-05-17 13:11:35 +0800774#ifdef CONFIG_DM_ETH
Wenyou Yang6de046e2017-04-20 11:13:13 +0800775 if ((macb->phy_interface == PHY_INTERFACE_MODE_RMII) ||
776 (macb->phy_interface == PHY_INTERFACE_MODE_RGMII))
Wenyou Yanga212b662016-05-17 13:11:35 +0800777 gem_writel(macb, UR, GEM_BIT(RGMII));
778 else
779 gem_writel(macb, UR, 0);
780#else
Bo Shencabf61c2014-11-10 15:24:01 +0800781#if defined(CONFIG_RGMII) || defined(CONFIG_RMII)
Bo Shend256be22013-04-24 15:59:28 +0800782 gem_writel(macb, UR, GEM_BIT(RGMII));
783#else
784 gem_writel(macb, UR, 0);
785#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800786#endif
Bo Shend256be22013-04-24 15:59:28 +0800787 } else {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100788 /* choose RMII or MII mode. This depends on the board */
Wenyou Yanga212b662016-05-17 13:11:35 +0800789#ifdef CONFIG_DM_ETH
790#ifdef CONFIG_AT91FAMILY
791 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) {
792 macb_writel(macb, USRIO,
793 MACB_BIT(RMII) | MACB_BIT(CLKEN));
794 } else {
795 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
796 }
797#else
798 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII)
799 macb_writel(macb, USRIO, 0);
800 else
801 macb_writel(macb, USRIO, MACB_BIT(MII));
802#endif
803#else
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100804#ifdef CONFIG_RMII
Bo Shend8f64b42013-04-24 15:59:26 +0800805#ifdef CONFIG_AT91FAMILY
Stelian Pop7263ef12008-01-03 21:15:56 +0000806 macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
807#else
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100808 macb_writel(macb, USRIO, 0);
Stelian Pop7263ef12008-01-03 21:15:56 +0000809#endif
810#else
Bo Shend8f64b42013-04-24 15:59:26 +0800811#ifdef CONFIG_AT91FAMILY
Stelian Pop7263ef12008-01-03 21:15:56 +0000812 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100813#else
814 macb_writel(macb, USRIO, MACB_BIT(MII));
815#endif
Stelian Pop7263ef12008-01-03 21:15:56 +0000816#endif /* CONFIG_RMII */
Wenyou Yanga212b662016-05-17 13:11:35 +0800817#endif
Bo Shend256be22013-04-24 15:59:28 +0800818 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100819
Wenyou Yanga212b662016-05-17 13:11:35 +0800820#ifdef CONFIG_DM_ETH
Wilson Lee4bf56912017-08-22 20:25:07 -0700821 ret = macb_phy_init(dev, name);
Wenyou Yanga212b662016-05-17 13:11:35 +0800822#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700823 ret = macb_phy_init(macb, name);
Wenyou Yanga212b662016-05-17 13:11:35 +0800824#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700825 if (ret)
826 return ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100827
828 /* Enable TX and RX */
829 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
830
Ben Warren422b1a02008-01-09 18:15:53 -0500831 return 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100832}
833
Simon Glassd5555b72016-05-05 07:28:09 -0600834static void _macb_halt(struct macb_device *macb)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100835{
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100836 u32 ncr, tsr;
837
838 /* Halt the controller and wait for any ongoing transmission to end. */
839 ncr = macb_readl(macb, NCR);
840 ncr |= MACB_BIT(THALT);
841 macb_writel(macb, NCR, ncr);
842
843 do {
844 tsr = macb_readl(macb, TSR);
845 } while (tsr & MACB_BIT(TGO));
846
847 /* Disable TX and RX, and clear statistics */
848 macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
849}
850
Simon Glassd5555b72016-05-05 07:28:09 -0600851static int _macb_write_hwaddr(struct macb_device *macb, unsigned char *enetaddr)
Ben Warren6bb46792010-06-01 11:55:42 -0700852{
Ben Warren6bb46792010-06-01 11:55:42 -0700853 u32 hwaddr_bottom;
854 u16 hwaddr_top;
855
856 /* set hardware address */
Simon Glassd5555b72016-05-05 07:28:09 -0600857 hwaddr_bottom = enetaddr[0] | enetaddr[1] << 8 |
858 enetaddr[2] << 16 | enetaddr[3] << 24;
Ben Warren6bb46792010-06-01 11:55:42 -0700859 macb_writel(macb, SA1B, hwaddr_bottom);
Simon Glassd5555b72016-05-05 07:28:09 -0600860 hwaddr_top = enetaddr[4] | enetaddr[5] << 8;
Ben Warren6bb46792010-06-01 11:55:42 -0700861 macb_writel(macb, SA1T, hwaddr_top);
862 return 0;
863}
864
Bo Shend256be22013-04-24 15:59:28 +0800865static u32 macb_mdc_clk_div(int id, struct macb_device *macb)
866{
867 u32 config;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800868#if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800869 unsigned long macb_hz = macb->pclk_rate;
870#else
Bo Shend256be22013-04-24 15:59:28 +0800871 unsigned long macb_hz = get_macb_pclk_rate(id);
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800872#endif
Bo Shend256be22013-04-24 15:59:28 +0800873
874 if (macb_hz < 20000000)
875 config = MACB_BF(CLK, MACB_CLK_DIV8);
876 else if (macb_hz < 40000000)
877 config = MACB_BF(CLK, MACB_CLK_DIV16);
878 else if (macb_hz < 80000000)
879 config = MACB_BF(CLK, MACB_CLK_DIV32);
880 else
881 config = MACB_BF(CLK, MACB_CLK_DIV64);
882
883 return config;
884}
885
886static u32 gem_mdc_clk_div(int id, struct macb_device *macb)
887{
888 u32 config;
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800889
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800890#if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800891 unsigned long macb_hz = macb->pclk_rate;
892#else
Bo Shend256be22013-04-24 15:59:28 +0800893 unsigned long macb_hz = get_macb_pclk_rate(id);
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800894#endif
Bo Shend256be22013-04-24 15:59:28 +0800895
896 if (macb_hz < 20000000)
897 config = GEM_BF(CLK, GEM_CLK_DIV8);
898 else if (macb_hz < 40000000)
899 config = GEM_BF(CLK, GEM_CLK_DIV16);
900 else if (macb_hz < 80000000)
901 config = GEM_BF(CLK, GEM_CLK_DIV32);
902 else if (macb_hz < 120000000)
903 config = GEM_BF(CLK, GEM_CLK_DIV48);
904 else if (macb_hz < 160000000)
905 config = GEM_BF(CLK, GEM_CLK_DIV64);
906 else
907 config = GEM_BF(CLK, GEM_CLK_DIV96);
908
909 return config;
910}
911
Bo Shen32e4f6b2013-09-18 15:07:44 +0800912/*
913 * Get the DMA bus width field of the network configuration register that we
914 * should program. We find the width from decoding the design configuration
915 * register to find the maximum supported data bus width.
916 */
917static u32 macb_dbw(struct macb_device *macb)
918{
919 switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) {
920 case 4:
921 return GEM_BF(DBW, GEM_DBW128);
922 case 2:
923 return GEM_BF(DBW, GEM_DBW64);
924 case 1:
925 default:
926 return GEM_BF(DBW, GEM_DBW32);
927 }
928}
929
Simon Glassd5555b72016-05-05 07:28:09 -0600930static void _macb_eth_initialize(struct macb_device *macb)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100931{
Simon Glassd5555b72016-05-05 07:28:09 -0600932 int id = 0; /* This is not used by functions we call */
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100933 u32 ncfgr;
934
Simon Glassd5555b72016-05-05 07:28:09 -0600935 /* TODO: we need check the rx/tx_ring_dma is dcache line aligned */
Andreas Bießmannceef9832014-05-26 22:55:18 +0200936 macb->rx_buffer = dma_alloc_coherent(MACB_RX_BUFFER_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100937 &macb->rx_buffer_dma);
Wu, Josh5ae0e382014-05-27 16:31:05 +0800938 macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100939 &macb->rx_ring_dma);
Wu, Josh5ae0e382014-05-27 16:31:05 +0800940 macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100941 &macb->tx_ring_dma);
Wu, Joshade4ea42015-06-03 16:45:44 +0800942 macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE,
943 &macb->dummy_desc_dma);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100944
Simon Glassd5555b72016-05-05 07:28:09 -0600945 /*
946 * Do some basic initialization so that we at least can talk
947 * to the PHY
948 */
949 if (macb_is_gem(macb)) {
950 ncfgr = gem_mdc_clk_div(id, macb);
951 ncfgr |= macb_dbw(macb);
952 } else {
953 ncfgr = macb_mdc_clk_div(id, macb);
954 }
955
956 macb_writel(macb, NCFGR, ncfgr);
957}
958
Simon Glassf1dcc192016-05-05 07:28:11 -0600959#ifndef CONFIG_DM_ETH
Simon Glassd5555b72016-05-05 07:28:09 -0600960static int macb_send(struct eth_device *netdev, void *packet, int length)
961{
962 struct macb_device *macb = to_macb(netdev);
963
964 return _macb_send(macb, netdev->name, packet, length);
965}
966
967static int macb_recv(struct eth_device *netdev)
968{
969 struct macb_device *macb = to_macb(netdev);
970 uchar *packet;
971 int length;
972
973 macb->wrapped = false;
974 for (;;) {
975 macb->next_rx_tail = macb->rx_tail;
976 length = _macb_recv(macb, &packet);
977 if (length >= 0) {
978 net_process_received_packet(packet, length);
979 reclaim_rx_buffers(macb, macb->next_rx_tail);
Heinrich Schuchardt6cdf0722018-03-18 11:32:53 +0100980 } else {
Simon Glassd5555b72016-05-05 07:28:09 -0600981 return length;
982 }
983 }
984}
985
986static int macb_init(struct eth_device *netdev, bd_t *bd)
987{
988 struct macb_device *macb = to_macb(netdev);
989
990 return _macb_init(macb, netdev->name);
991}
992
993static void macb_halt(struct eth_device *netdev)
994{
995 struct macb_device *macb = to_macb(netdev);
996
997 return _macb_halt(macb);
998}
999
1000static int macb_write_hwaddr(struct eth_device *netdev)
1001{
1002 struct macb_device *macb = to_macb(netdev);
1003
1004 return _macb_write_hwaddr(macb, netdev->enetaddr);
1005}
1006
1007int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
1008{
1009 struct macb_device *macb;
1010 struct eth_device *netdev;
1011
1012 macb = malloc(sizeof(struct macb_device));
1013 if (!macb) {
1014 printf("Error: Failed to allocate memory for MACB%d\n", id);
1015 return -1;
1016 }
1017 memset(macb, 0, sizeof(struct macb_device));
1018
1019 netdev = &macb->netdev;
Wu, Josh5ae0e382014-05-27 16:31:05 +08001020
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001021 macb->regs = regs;
1022 macb->phy_addr = phy_addr;
1023
Bo Shend256be22013-04-24 15:59:28 +08001024 if (macb_is_gem(macb))
1025 sprintf(netdev->name, "gmac%d", id);
1026 else
1027 sprintf(netdev->name, "macb%d", id);
1028
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001029 netdev->init = macb_init;
1030 netdev->halt = macb_halt;
1031 netdev->send = macb_send;
1032 netdev->recv = macb_recv;
Ben Warren6bb46792010-06-01 11:55:42 -07001033 netdev->write_hwaddr = macb_write_hwaddr;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001034
Simon Glassd5555b72016-05-05 07:28:09 -06001035 _macb_eth_initialize(macb);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001036
1037 eth_register(netdev);
1038
Bo Shenb1a00062013-04-24 15:59:27 +08001039#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Joe Hershberger5a49f172016-08-08 11:28:38 -05001040 int retval;
1041 struct mii_dev *mdiodev = mdio_alloc();
1042 if (!mdiodev)
1043 return -ENOMEM;
1044 strncpy(mdiodev->name, netdev->name, MDIO_NAME_LEN);
1045 mdiodev->read = macb_miiphy_read;
1046 mdiodev->write = macb_miiphy_write;
1047
1048 retval = mdio_register(mdiodev);
1049 if (retval < 0)
1050 return retval;
Bo Shenb1a00062013-04-24 15:59:27 +08001051 macb->bus = miiphy_get_dev_by_name(netdev->name);
Semih Hazar0f751d62009-12-17 15:07:15 +02001052#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001053 return 0;
1054}
Simon Glassf1dcc192016-05-05 07:28:11 -06001055#endif /* !CONFIG_DM_ETH */
1056
1057#ifdef CONFIG_DM_ETH
1058
1059static int macb_start(struct udevice *dev)
1060{
Wenyou Yanga212b662016-05-17 13:11:35 +08001061 return _macb_init(dev, dev->name);
Simon Glassf1dcc192016-05-05 07:28:11 -06001062}
1063
1064static int macb_send(struct udevice *dev, void *packet, int length)
1065{
1066 struct macb_device *macb = dev_get_priv(dev);
1067
1068 return _macb_send(macb, dev->name, packet, length);
1069}
1070
1071static int macb_recv(struct udevice *dev, int flags, uchar **packetp)
1072{
1073 struct macb_device *macb = dev_get_priv(dev);
1074
1075 macb->next_rx_tail = macb->rx_tail;
1076 macb->wrapped = false;
1077
1078 return _macb_recv(macb, packetp);
1079}
1080
1081static int macb_free_pkt(struct udevice *dev, uchar *packet, int length)
1082{
1083 struct macb_device *macb = dev_get_priv(dev);
1084
1085 reclaim_rx_buffers(macb, macb->next_rx_tail);
1086
1087 return 0;
1088}
1089
1090static void macb_stop(struct udevice *dev)
1091{
1092 struct macb_device *macb = dev_get_priv(dev);
1093
1094 _macb_halt(macb);
1095}
1096
1097static int macb_write_hwaddr(struct udevice *dev)
1098{
1099 struct eth_pdata *plat = dev_get_platdata(dev);
1100 struct macb_device *macb = dev_get_priv(dev);
1101
1102 return _macb_write_hwaddr(macb, plat->enetaddr);
1103}
1104
1105static const struct eth_ops macb_eth_ops = {
1106 .start = macb_start,
1107 .send = macb_send,
1108 .recv = macb_recv,
1109 .stop = macb_stop,
1110 .free_pkt = macb_free_pkt,
1111 .write_hwaddr = macb_write_hwaddr,
1112};
1113
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001114#ifdef CONFIG_CLK
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001115static int macb_enable_clk(struct udevice *dev)
1116{
1117 struct macb_device *macb = dev_get_priv(dev);
1118 struct clk clk;
1119 ulong clk_rate;
1120 int ret;
1121
1122 ret = clk_get_by_index(dev, 0, &clk);
1123 if (ret)
1124 return -EINVAL;
1125
Wilson Lee4bf56912017-08-22 20:25:07 -07001126 /*
Anup Patel2e242f52019-02-25 08:14:36 +00001127 * If clock driver didn't support enable or disable then
1128 * we get -ENOSYS from clk_enable(). To handle this, we
1129 * don't fail for ret == -ENOSYS.
Wilson Lee4bf56912017-08-22 20:25:07 -07001130 */
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001131 ret = clk_enable(&clk);
Anup Patel2e242f52019-02-25 08:14:36 +00001132 if (ret && ret != -ENOSYS)
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001133 return ret;
1134
1135 clk_rate = clk_get_rate(&clk);
1136 if (!clk_rate)
1137 return -EINVAL;
1138
1139 macb->pclk_rate = clk_rate;
1140
1141 return 0;
1142}
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001143#endif
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001144
Simon Glassf1dcc192016-05-05 07:28:11 -06001145static int macb_eth_probe(struct udevice *dev)
1146{
1147 struct eth_pdata *pdata = dev_get_platdata(dev);
1148 struct macb_device *macb = dev_get_priv(dev);
Wenyou Yanga212b662016-05-17 13:11:35 +08001149 const char *phy_mode;
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001150 __maybe_unused int ret;
Wenyou Yanga212b662016-05-17 13:11:35 +08001151
Simon Glasse160f7d2017-01-17 16:52:55 -07001152 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1153 NULL);
Wenyou Yanga212b662016-05-17 13:11:35 +08001154 if (phy_mode)
1155 macb->phy_interface = phy_get_interface_by_name(phy_mode);
1156 if (macb->phy_interface == -1) {
1157 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1158 return -EINVAL;
1159 }
Wenyou Yanga212b662016-05-17 13:11:35 +08001160
Simon Glassf1dcc192016-05-05 07:28:11 -06001161 macb->regs = (void *)pdata->iobase;
1162
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001163#ifdef CONFIG_CLK
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001164 ret = macb_enable_clk(dev);
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001165 if (ret)
1166 return ret;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001167#endif
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001168
Simon Glassf1dcc192016-05-05 07:28:11 -06001169 _macb_eth_initialize(macb);
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001170
Simon Glassf1dcc192016-05-05 07:28:11 -06001171#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001172 macb->bus = mdio_alloc();
1173 if (!macb->bus)
Joe Hershberger5a49f172016-08-08 11:28:38 -05001174 return -ENOMEM;
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001175 strncpy(macb->bus->name, dev->name, MDIO_NAME_LEN);
1176 macb->bus->read = macb_miiphy_read;
1177 macb->bus->write = macb_miiphy_write;
Joe Hershberger5a49f172016-08-08 11:28:38 -05001178
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001179 ret = mdio_register(macb->bus);
1180 if (ret < 0)
1181 return ret;
Simon Glassf1dcc192016-05-05 07:28:11 -06001182 macb->bus = miiphy_get_dev_by_name(dev->name);
1183#endif
1184
1185 return 0;
1186}
1187
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001188static int macb_eth_remove(struct udevice *dev)
1189{
1190 struct macb_device *macb = dev_get_priv(dev);
1191
1192#ifdef CONFIG_PHYLIB
1193 free(macb->phydev);
1194#endif
1195 mdio_unregister(macb->bus);
1196 mdio_free(macb->bus);
1197
1198 return 0;
1199}
1200
Wilson Lee4bf56912017-08-22 20:25:07 -07001201/**
1202 * macb_late_eth_ofdata_to_platdata
1203 * @dev: udevice struct
1204 * Returns 0 when operation success and negative errno number
1205 * when operation failed.
1206 */
1207int __weak macb_late_eth_ofdata_to_platdata(struct udevice *dev)
1208{
1209 return 0;
1210}
1211
Simon Glassf1dcc192016-05-05 07:28:11 -06001212static int macb_eth_ofdata_to_platdata(struct udevice *dev)
1213{
1214 struct eth_pdata *pdata = dev_get_platdata(dev);
1215
Ramon Fried9043c4e2018-12-27 19:58:42 +02001216 pdata->iobase = (phys_addr_t)dev_remap_addr(dev);
1217 if (!pdata->iobase)
1218 return -EINVAL;
Wilson Lee4bf56912017-08-22 20:25:07 -07001219
1220 return macb_late_eth_ofdata_to_platdata(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -06001221}
1222
1223static const struct udevice_id macb_eth_ids[] = {
1224 { .compatible = "cdns,macb" },
Wenyou Yang75460252017-04-14 14:36:05 +08001225 { .compatible = "cdns,at91sam9260-macb" },
1226 { .compatible = "atmel,sama5d2-gem" },
1227 { .compatible = "atmel,sama5d3-gem" },
1228 { .compatible = "atmel,sama5d4-gem" },
Wilson Lee4bf56912017-08-22 20:25:07 -07001229 { .compatible = "cdns,zynq-gem" },
Simon Glassf1dcc192016-05-05 07:28:11 -06001230 { }
1231};
1232
1233U_BOOT_DRIVER(eth_macb) = {
1234 .name = "eth_macb",
1235 .id = UCLASS_ETH,
1236 .of_match = macb_eth_ids,
1237 .ofdata_to_platdata = macb_eth_ofdata_to_platdata,
1238 .probe = macb_eth_probe,
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001239 .remove = macb_eth_remove,
Simon Glassf1dcc192016-05-05 07:28:11 -06001240 .ops = &macb_eth_ops,
1241 .priv_auto_alloc_size = sizeof(struct macb_device),
1242 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1243};
1244#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001245
Jon Loeliger07d38a12007-07-09 17:30:01 -05001246#endif