Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2011, Marvell Semiconductor Inc. |
| 3 | * Lei Wen <leiwen@marvell.com> |
| 4 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 6 | * |
| 7 | * Back ported to the 8xx platform (from the 8260 platform) by |
| 8 | * Murray.Jensen@cmst.csiro.au, 27-Jan-01. |
| 9 | */ |
| 10 | |
| 11 | #include <common.h> |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 12 | #include <errno.h> |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 13 | #include <malloc.h> |
| 14 | #include <mmc.h> |
| 15 | #include <sdhci.h> |
| 16 | |
Stefan Roese | 492d322 | 2015-06-29 14:58:09 +0200 | [diff] [blame] | 17 | #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) |
| 18 | void *aligned_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER; |
| 19 | #else |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 20 | void *aligned_buffer; |
Stefan Roese | 492d322 | 2015-06-29 14:58:09 +0200 | [diff] [blame] | 21 | #endif |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 22 | |
| 23 | static void sdhci_reset(struct sdhci_host *host, u8 mask) |
| 24 | { |
| 25 | unsigned long timeout; |
| 26 | |
| 27 | /* Wait max 100 ms */ |
| 28 | timeout = 100; |
| 29 | sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET); |
| 30 | while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) { |
| 31 | if (timeout == 0) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 32 | printf("%s: Reset 0x%x never completed.\n", |
| 33 | __func__, (int)mask); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 34 | return; |
| 35 | } |
| 36 | timeout--; |
| 37 | udelay(1000); |
| 38 | } |
| 39 | } |
| 40 | |
| 41 | static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd) |
| 42 | { |
| 43 | int i; |
| 44 | if (cmd->resp_type & MMC_RSP_136) { |
| 45 | /* CRC is stripped so we need to do some shifting. */ |
| 46 | for (i = 0; i < 4; i++) { |
| 47 | cmd->response[i] = sdhci_readl(host, |
| 48 | SDHCI_RESPONSE + (3-i)*4) << 8; |
| 49 | if (i != 3) |
| 50 | cmd->response[i] |= sdhci_readb(host, |
| 51 | SDHCI_RESPONSE + (3-i)*4-1); |
| 52 | } |
| 53 | } else { |
| 54 | cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE); |
| 55 | } |
| 56 | } |
| 57 | |
| 58 | static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data) |
| 59 | { |
| 60 | int i; |
| 61 | char *offs; |
| 62 | for (i = 0; i < data->blocksize; i += 4) { |
| 63 | offs = data->dest + i; |
| 64 | if (data->flags == MMC_DATA_READ) |
| 65 | *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER); |
| 66 | else |
| 67 | sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER); |
| 68 | } |
| 69 | } |
| 70 | |
| 71 | static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data, |
| 72 | unsigned int start_addr) |
| 73 | { |
Lei Wen | a004abd | 2011-10-08 04:14:57 +0000 | [diff] [blame] | 74 | unsigned int stat, rdy, mask, timeout, block = 0; |
Alex Deymo | 7dde50d | 2017-04-02 01:24:34 -0700 | [diff] [blame] | 75 | bool transfer_done = false; |
Masahiro Yamada | 45a68fe | 2016-12-07 22:10:29 +0900 | [diff] [blame] | 76 | #ifdef CONFIG_MMC_SDHCI_SDMA |
Jaehoon Chung | 804c7f4 | 2012-09-20 20:31:55 +0000 | [diff] [blame] | 77 | unsigned char ctrl; |
Juhyun \(Justin\) Oh | 2c01184 | 2013-09-13 18:06:00 +0000 | [diff] [blame] | 78 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
Jaehoon Chung | 804c7f4 | 2012-09-20 20:31:55 +0000 | [diff] [blame] | 79 | ctrl &= ~SDHCI_CTRL_DMA_MASK; |
Juhyun \(Justin\) Oh | 2c01184 | 2013-09-13 18:06:00 +0000 | [diff] [blame] | 80 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
Jaehoon Chung | 804c7f4 | 2012-09-20 20:31:55 +0000 | [diff] [blame] | 81 | #endif |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 82 | |
Jaehoon Chung | 5d48e42 | 2012-09-20 20:31:54 +0000 | [diff] [blame] | 83 | timeout = 1000000; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 84 | rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL; |
| 85 | mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE; |
| 86 | do { |
| 87 | stat = sdhci_readl(host, SDHCI_INT_STATUS); |
| 88 | if (stat & SDHCI_INT_ERROR) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 89 | printf("%s: Error detected in status(0x%X)!\n", |
| 90 | __func__, stat); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 91 | return -EIO; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 92 | } |
Alex Deymo | 7dde50d | 2017-04-02 01:24:34 -0700 | [diff] [blame] | 93 | if (!transfer_done && (stat & rdy)) { |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 94 | if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)) |
| 95 | continue; |
| 96 | sdhci_writel(host, rdy, SDHCI_INT_STATUS); |
| 97 | sdhci_transfer_pio(host, data); |
| 98 | data->dest += data->blocksize; |
Alex Deymo | 7dde50d | 2017-04-02 01:24:34 -0700 | [diff] [blame] | 99 | if (++block >= data->blocks) { |
| 100 | /* Keep looping until the SDHCI_INT_DATA_END is |
| 101 | * cleared, even if we finished sending all the |
| 102 | * blocks. |
| 103 | */ |
| 104 | transfer_done = true; |
| 105 | continue; |
| 106 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 107 | } |
Masahiro Yamada | 45a68fe | 2016-12-07 22:10:29 +0900 | [diff] [blame] | 108 | #ifdef CONFIG_MMC_SDHCI_SDMA |
Alex Deymo | 7dde50d | 2017-04-02 01:24:34 -0700 | [diff] [blame] | 109 | if (!transfer_done && (stat & SDHCI_INT_DMA_END)) { |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 110 | sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS); |
Lei Wen | 3e81c77 | 2011-10-08 04:14:58 +0000 | [diff] [blame] | 111 | start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 112 | start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE; |
| 113 | sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); |
| 114 | } |
| 115 | #endif |
Lei Wen | a004abd | 2011-10-08 04:14:57 +0000 | [diff] [blame] | 116 | if (timeout-- > 0) |
| 117 | udelay(10); |
| 118 | else { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 119 | printf("%s: Transfer data timeout\n", __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 120 | return -ETIMEDOUT; |
Lei Wen | a004abd | 2011-10-08 04:14:57 +0000 | [diff] [blame] | 121 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 122 | } while (!(stat & SDHCI_INT_DATA_END)); |
| 123 | return 0; |
| 124 | } |
| 125 | |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 126 | /* |
| 127 | * No command will be sent by driver if card is busy, so driver must wait |
| 128 | * for card ready state. |
| 129 | * Every time when card is busy after timeout then (last) timeout value will be |
| 130 | * increased twice but only if it doesn't exceed global defined maximum. |
Masahiro Yamada | 65a25b2 | 2016-08-25 16:07:39 +0900 | [diff] [blame] | 131 | * Each function call will use last timeout value. |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 132 | */ |
Masahiro Yamada | 65a25b2 | 2016-08-25 16:07:39 +0900 | [diff] [blame] | 133 | #define SDHCI_CMD_MAX_TIMEOUT 3200 |
Masahiro Yamada | d8ce77b | 2016-08-25 16:07:38 +0900 | [diff] [blame] | 134 | #define SDHCI_CMD_DEFAULT_TIMEOUT 100 |
Steve Rae | d90bb43 | 2016-06-29 13:42:01 -0700 | [diff] [blame] | 135 | #define SDHCI_READ_STATUS_TIMEOUT 1000 |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 136 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 137 | #ifdef CONFIG_DM_MMC_OPS |
| 138 | static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd, |
| 139 | struct mmc_data *data) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 140 | { |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 141 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 142 | |
| 143 | #else |
| 144 | static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd, |
| 145 | struct mmc_data *data) |
| 146 | { |
| 147 | #endif |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 148 | struct sdhci_host *host = mmc->priv; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 149 | unsigned int stat = 0; |
| 150 | int ret = 0; |
| 151 | int trans_bytes = 0, is_aligned = 1; |
| 152 | u32 mask, flags, mode; |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 153 | unsigned int time = 0, start_addr = 0; |
Simon Glass | 19d2e34 | 2016-05-14 14:03:04 -0600 | [diff] [blame] | 154 | int mmc_dev = mmc_get_blk_desc(mmc)->devnum; |
Stefan Roese | 29905a4 | 2015-06-29 14:58:08 +0200 | [diff] [blame] | 155 | unsigned start = get_timer(0); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 156 | |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 157 | /* Timeout unit - ms */ |
Masahiro Yamada | d8ce77b | 2016-08-25 16:07:38 +0900 | [diff] [blame] | 158 | static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 159 | |
| 160 | sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); |
| 161 | mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT; |
| 162 | |
| 163 | /* We shouldn't wait for data inihibit for stop commands, even |
| 164 | though they might use busy signaling */ |
| 165 | if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) |
| 166 | mask &= ~SDHCI_DATA_INHIBIT; |
| 167 | |
| 168 | while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) { |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 169 | if (time >= cmd_timeout) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 170 | printf("%s: MMC: %d busy ", __func__, mmc_dev); |
Masahiro Yamada | 65a25b2 | 2016-08-25 16:07:39 +0900 | [diff] [blame] | 171 | if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) { |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 172 | cmd_timeout += cmd_timeout; |
| 173 | printf("timeout increasing to: %u ms.\n", |
| 174 | cmd_timeout); |
| 175 | } else { |
| 176 | puts("timeout.\n"); |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 177 | return -ECOMM; |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 178 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 179 | } |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 180 | time++; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 181 | udelay(1000); |
| 182 | } |
| 183 | |
| 184 | mask = SDHCI_INT_RESPONSE; |
| 185 | if (!(cmd->resp_type & MMC_RSP_PRESENT)) |
| 186 | flags = SDHCI_CMD_RESP_NONE; |
| 187 | else if (cmd->resp_type & MMC_RSP_136) |
| 188 | flags = SDHCI_CMD_RESP_LONG; |
| 189 | else if (cmd->resp_type & MMC_RSP_BUSY) { |
| 190 | flags = SDHCI_CMD_RESP_SHORT_BUSY; |
Jaehoon Chung | 17ea3c8 | 2016-07-12 21:18:46 +0900 | [diff] [blame] | 191 | if (data) |
| 192 | mask |= SDHCI_INT_DATA_END; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 193 | } else |
| 194 | flags = SDHCI_CMD_RESP_SHORT; |
| 195 | |
| 196 | if (cmd->resp_type & MMC_RSP_CRC) |
| 197 | flags |= SDHCI_CMD_CRC; |
| 198 | if (cmd->resp_type & MMC_RSP_OPCODE) |
| 199 | flags |= SDHCI_CMD_INDEX; |
| 200 | if (data) |
| 201 | flags |= SDHCI_CMD_DATA; |
| 202 | |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 203 | /* Set Transfer mode regarding to data flag */ |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 204 | if (data != 0) { |
| 205 | sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); |
| 206 | mode = SDHCI_TRNS_BLK_CNT_EN; |
| 207 | trans_bytes = data->blocks * data->blocksize; |
| 208 | if (data->blocks > 1) |
| 209 | mode |= SDHCI_TRNS_MULTI; |
| 210 | |
| 211 | if (data->flags == MMC_DATA_READ) |
| 212 | mode |= SDHCI_TRNS_READ; |
| 213 | |
Masahiro Yamada | 45a68fe | 2016-12-07 22:10:29 +0900 | [diff] [blame] | 214 | #ifdef CONFIG_MMC_SDHCI_SDMA |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 215 | if (data->flags == MMC_DATA_READ) |
Rob Herring | 3c1fcb7 | 2015-03-17 15:46:38 -0500 | [diff] [blame] | 216 | start_addr = (unsigned long)data->dest; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 217 | else |
Rob Herring | 3c1fcb7 | 2015-03-17 15:46:38 -0500 | [diff] [blame] | 218 | start_addr = (unsigned long)data->src; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 219 | if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && |
| 220 | (start_addr & 0x7) != 0x0) { |
| 221 | is_aligned = 0; |
Rob Herring | 3c1fcb7 | 2015-03-17 15:46:38 -0500 | [diff] [blame] | 222 | start_addr = (unsigned long)aligned_buffer; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 223 | if (data->flags != MMC_DATA_READ) |
| 224 | memcpy(aligned_buffer, data->src, trans_bytes); |
| 225 | } |
| 226 | |
Stefan Roese | 492d322 | 2015-06-29 14:58:09 +0200 | [diff] [blame] | 227 | #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) |
| 228 | /* |
| 229 | * Always use this bounce-buffer when |
| 230 | * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined |
| 231 | */ |
| 232 | is_aligned = 0; |
| 233 | start_addr = (unsigned long)aligned_buffer; |
| 234 | if (data->flags != MMC_DATA_READ) |
| 235 | memcpy(aligned_buffer, data->src, trans_bytes); |
| 236 | #endif |
| 237 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 238 | sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); |
| 239 | mode |= SDHCI_TRNS_DMA; |
| 240 | #endif |
| 241 | sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, |
| 242 | data->blocksize), |
| 243 | SDHCI_BLOCK_SIZE); |
| 244 | sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT); |
| 245 | sdhci_writew(host, mode, SDHCI_TRANSFER_MODE); |
Kevin Liu | 5e1c23c | 2015-03-23 17:57:00 -0500 | [diff] [blame] | 246 | } else if (cmd->resp_type & MMC_RSP_BUSY) { |
| 247 | sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 248 | } |
| 249 | |
| 250 | sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT); |
Masahiro Yamada | 45a68fe | 2016-12-07 22:10:29 +0900 | [diff] [blame] | 251 | #ifdef CONFIG_MMC_SDHCI_SDMA |
Kevin Liu | fa7720b | 2017-03-08 15:16:44 +0800 | [diff] [blame] | 252 | if (data != 0) { |
| 253 | trans_bytes = ALIGN(trans_bytes, CONFIG_SYS_CACHELINE_SIZE); |
| 254 | flush_cache(start_addr, trans_bytes); |
| 255 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 256 | #endif |
| 257 | sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND); |
Stefan Roese | 29905a4 | 2015-06-29 14:58:08 +0200 | [diff] [blame] | 258 | start = get_timer(0); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 259 | do { |
| 260 | stat = sdhci_readl(host, SDHCI_INT_STATUS); |
| 261 | if (stat & SDHCI_INT_ERROR) |
| 262 | break; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 263 | |
Masahiro Yamada | bae4a1f | 2016-07-10 00:40:22 +0900 | [diff] [blame] | 264 | if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) { |
| 265 | if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) { |
| 266 | return 0; |
| 267 | } else { |
| 268 | printf("%s: Timeout for status update!\n", |
| 269 | __func__); |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 270 | return -ETIMEDOUT; |
Masahiro Yamada | bae4a1f | 2016-07-10 00:40:22 +0900 | [diff] [blame] | 271 | } |
Jaehoon Chung | 3a63832 | 2012-04-23 02:36:25 +0000 | [diff] [blame] | 272 | } |
Masahiro Yamada | bae4a1f | 2016-07-10 00:40:22 +0900 | [diff] [blame] | 273 | } while ((stat & mask) != mask); |
Jaehoon Chung | 3a63832 | 2012-04-23 02:36:25 +0000 | [diff] [blame] | 274 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 275 | if ((stat & (SDHCI_INT_ERROR | mask)) == mask) { |
| 276 | sdhci_cmd_done(host, cmd); |
| 277 | sdhci_writel(host, mask, SDHCI_INT_STATUS); |
| 278 | } else |
| 279 | ret = -1; |
| 280 | |
| 281 | if (!ret && data) |
| 282 | ret = sdhci_transfer_data(host, data, start_addr); |
| 283 | |
Tushar Behera | 13243f2 | 2012-09-20 20:31:57 +0000 | [diff] [blame] | 284 | if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD) |
| 285 | udelay(1000); |
| 286 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 287 | stat = sdhci_readl(host, SDHCI_INT_STATUS); |
| 288 | sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); |
| 289 | if (!ret) { |
| 290 | if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && |
| 291 | !is_aligned && (data->flags == MMC_DATA_READ)) |
| 292 | memcpy(data->dest, aligned_buffer, trans_bytes); |
| 293 | return 0; |
| 294 | } |
| 295 | |
| 296 | sdhci_reset(host, SDHCI_RESET_CMD); |
| 297 | sdhci_reset(host, SDHCI_RESET_DATA); |
| 298 | if (stat & SDHCI_INT_TIMEOUT) |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 299 | return -ETIMEDOUT; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 300 | else |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 301 | return -ECOMM; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 302 | } |
| 303 | |
| 304 | static int sdhci_set_clock(struct mmc *mmc, unsigned int clock) |
| 305 | { |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 306 | struct sdhci_host *host = mmc->priv; |
Stefan Roese | 899fb9e | 2016-12-12 08:34:42 +0100 | [diff] [blame] | 307 | unsigned int div, clk = 0, timeout; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 308 | |
Wenyou Yang | 79667b7 | 2015-09-22 14:59:25 +0800 | [diff] [blame] | 309 | /* Wait max 20 ms */ |
| 310 | timeout = 200; |
| 311 | while (sdhci_readl(host, SDHCI_PRESENT_STATE) & |
| 312 | (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) { |
| 313 | if (timeout == 0) { |
| 314 | printf("%s: Timeout to wait cmd & data inhibit\n", |
| 315 | __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 316 | return -EBUSY; |
Wenyou Yang | 79667b7 | 2015-09-22 14:59:25 +0800 | [diff] [blame] | 317 | } |
| 318 | |
| 319 | timeout--; |
| 320 | udelay(100); |
| 321 | } |
| 322 | |
Stefan Roese | 899fb9e | 2016-12-12 08:34:42 +0100 | [diff] [blame] | 323 | sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 324 | |
| 325 | if (clock == 0) |
| 326 | return 0; |
| 327 | |
Jaehoon Chung | 113e5df | 2013-07-19 17:44:49 +0900 | [diff] [blame] | 328 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 329 | /* |
| 330 | * Check if the Host Controller supports Programmable Clock |
| 331 | * Mode. |
| 332 | */ |
| 333 | if (host->clk_mul) { |
| 334 | for (div = 1; div <= 1024; div++) { |
Wenyou Yang | 0e0dcc1 | 2017-04-26 09:32:30 +0800 | [diff] [blame^] | 335 | if ((host->max_clk / div) <= clock) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 336 | break; |
| 337 | } |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 338 | |
| 339 | /* |
| 340 | * Set Programmable Clock Mode in the Clock |
| 341 | * Control register. |
| 342 | */ |
| 343 | clk = SDHCI_PROG_CLOCK_MODE; |
| 344 | div--; |
| 345 | } else { |
| 346 | /* Version 3.00 divisors must be a multiple of 2. */ |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 347 | if (host->max_clk <= clock) { |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 348 | div = 1; |
| 349 | } else { |
| 350 | for (div = 2; |
| 351 | div < SDHCI_MAX_DIV_SPEC_300; |
| 352 | div += 2) { |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 353 | if ((host->max_clk / div) <= clock) |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 354 | break; |
| 355 | } |
| 356 | } |
| 357 | div >>= 1; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 358 | } |
| 359 | } else { |
| 360 | /* Version 2.00 divisors must be a power of 2. */ |
| 361 | for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) { |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 362 | if ((host->max_clk / div) <= clock) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 363 | break; |
| 364 | } |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 365 | div >>= 1; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 366 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 367 | |
Masahiro Yamada | bf9c4d1 | 2017-01-13 11:51:51 +0900 | [diff] [blame] | 368 | if (host->ops && host->ops->set_clock) |
Jaehoon Chung | 62226b6 | 2016-12-30 15:30:18 +0900 | [diff] [blame] | 369 | host->ops->set_clock(host, div); |
Jaehoon Chung | b09ed6e | 2012-08-30 16:24:11 +0000 | [diff] [blame] | 370 | |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 371 | clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 372 | clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN) |
| 373 | << SDHCI_DIVIDER_HI_SHIFT; |
| 374 | clk |= SDHCI_CLOCK_INT_EN; |
| 375 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
| 376 | |
| 377 | /* Wait max 20 ms */ |
| 378 | timeout = 20; |
| 379 | while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL)) |
| 380 | & SDHCI_CLOCK_INT_STABLE)) { |
| 381 | if (timeout == 0) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 382 | printf("%s: Internal clock never stabilised.\n", |
| 383 | __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 384 | return -EBUSY; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 385 | } |
| 386 | timeout--; |
| 387 | udelay(1000); |
| 388 | } |
| 389 | |
| 390 | clk |= SDHCI_CLOCK_CARD_EN; |
| 391 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
| 392 | return 0; |
| 393 | } |
| 394 | |
| 395 | static void sdhci_set_power(struct sdhci_host *host, unsigned short power) |
| 396 | { |
| 397 | u8 pwr = 0; |
| 398 | |
| 399 | if (power != (unsigned short)-1) { |
| 400 | switch (1 << power) { |
| 401 | case MMC_VDD_165_195: |
| 402 | pwr = SDHCI_POWER_180; |
| 403 | break; |
| 404 | case MMC_VDD_29_30: |
| 405 | case MMC_VDD_30_31: |
| 406 | pwr = SDHCI_POWER_300; |
| 407 | break; |
| 408 | case MMC_VDD_32_33: |
| 409 | case MMC_VDD_33_34: |
| 410 | pwr = SDHCI_POWER_330; |
| 411 | break; |
| 412 | } |
| 413 | } |
| 414 | |
| 415 | if (pwr == 0) { |
| 416 | sdhci_writeb(host, 0, SDHCI_POWER_CONTROL); |
| 417 | return; |
| 418 | } |
| 419 | |
| 420 | pwr |= SDHCI_POWER_ON; |
| 421 | |
| 422 | sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL); |
| 423 | } |
| 424 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 425 | #ifdef CONFIG_DM_MMC_OPS |
| 426 | static int sdhci_set_ios(struct udevice *dev) |
| 427 | { |
| 428 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 429 | #else |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 430 | static int sdhci_set_ios(struct mmc *mmc) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 431 | { |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 432 | #endif |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 433 | u32 ctrl; |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 434 | struct sdhci_host *host = mmc->priv; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 435 | |
Masahiro Yamada | bf9c4d1 | 2017-01-13 11:51:51 +0900 | [diff] [blame] | 436 | if (host->ops && host->ops->set_control_reg) |
Jaehoon Chung | 62226b6 | 2016-12-30 15:30:18 +0900 | [diff] [blame] | 437 | host->ops->set_control_reg(host); |
Jaehoon Chung | 236bfec | 2012-04-23 02:36:26 +0000 | [diff] [blame] | 438 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 439 | if (mmc->clock != host->clock) |
| 440 | sdhci_set_clock(mmc, mmc->clock); |
| 441 | |
| 442 | /* Set bus width */ |
| 443 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
| 444 | if (mmc->bus_width == 8) { |
| 445 | ctrl &= ~SDHCI_CTRL_4BITBUS; |
Jaehoon Chung | 113e5df | 2013-07-19 17:44:49 +0900 | [diff] [blame] | 446 | if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || |
| 447 | (host->quirks & SDHCI_QUIRK_USE_WIDE8)) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 448 | ctrl |= SDHCI_CTRL_8BITBUS; |
| 449 | } else { |
Matt Reimer | f88a429 | 2015-02-19 11:22:53 -0700 | [diff] [blame] | 450 | if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || |
| 451 | (host->quirks & SDHCI_QUIRK_USE_WIDE8)) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 452 | ctrl &= ~SDHCI_CTRL_8BITBUS; |
| 453 | if (mmc->bus_width == 4) |
| 454 | ctrl |= SDHCI_CTRL_4BITBUS; |
| 455 | else |
| 456 | ctrl &= ~SDHCI_CTRL_4BITBUS; |
| 457 | } |
| 458 | |
| 459 | if (mmc->clock > 26000000) |
| 460 | ctrl |= SDHCI_CTRL_HISPD; |
| 461 | else |
| 462 | ctrl &= ~SDHCI_CTRL_HISPD; |
| 463 | |
Jaehoon Chung | 236bfec | 2012-04-23 02:36:26 +0000 | [diff] [blame] | 464 | if (host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) |
| 465 | ctrl &= ~SDHCI_CTRL_HISPD; |
| 466 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 467 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 468 | |
Stefan Roese | 210841c | 2016-12-12 08:24:56 +0100 | [diff] [blame] | 469 | /* If available, call the driver specific "post" set_ios() function */ |
| 470 | if (host->ops && host->ops->set_ios_post) |
| 471 | host->ops->set_ios_post(host); |
| 472 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 473 | return 0; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Jeroen Hofstee | 6588c78 | 2014-10-08 22:57:43 +0200 | [diff] [blame] | 476 | static int sdhci_init(struct mmc *mmc) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 477 | { |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 478 | struct sdhci_host *host = mmc->priv; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 479 | |
Masahiro Yamada | 8d549b6 | 2016-08-25 16:07:34 +0900 | [diff] [blame] | 480 | sdhci_reset(host, SDHCI_RESET_ALL); |
| 481 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 482 | if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) { |
| 483 | aligned_buffer = memalign(8, 512*1024); |
| 484 | if (!aligned_buffer) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 485 | printf("%s: Aligned buffer alloc failed!!!\n", |
| 486 | __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 487 | return -ENOMEM; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 488 | } |
| 489 | } |
| 490 | |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 491 | sdhci_set_power(host, fls(mmc->cfg->voltages) - 1); |
Joe Hershberger | 470dcc7 | 2012-08-17 10:18:55 +0000 | [diff] [blame] | 492 | |
Masahiro Yamada | bf9c4d1 | 2017-01-13 11:51:51 +0900 | [diff] [blame] | 493 | if (host->ops && host->ops->get_cd) |
Jaehoon Chung | 6f88a3a | 2016-12-30 15:30:15 +0900 | [diff] [blame] | 494 | host->ops->get_cd(host); |
Joe Hershberger | 470dcc7 | 2012-08-17 10:18:55 +0000 | [diff] [blame] | 495 | |
Łukasz Majewski | ce0c1bc | 2013-01-11 05:08:54 +0000 | [diff] [blame] | 496 | /* Enable only interrupts served by the SD controller */ |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 497 | sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK, |
| 498 | SDHCI_INT_ENABLE); |
Łukasz Majewski | ce0c1bc | 2013-01-11 05:08:54 +0000 | [diff] [blame] | 499 | /* Mask all sdhci interrupt sources */ |
| 500 | sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 501 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 502 | return 0; |
| 503 | } |
| 504 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 505 | #ifdef CONFIG_DM_MMC_OPS |
| 506 | int sdhci_probe(struct udevice *dev) |
| 507 | { |
| 508 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 509 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 510 | return sdhci_init(mmc); |
| 511 | } |
| 512 | |
| 513 | const struct dm_mmc_ops sdhci_ops = { |
| 514 | .send_cmd = sdhci_send_command, |
| 515 | .set_ios = sdhci_set_ios, |
| 516 | }; |
| 517 | #else |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 518 | static const struct mmc_ops sdhci_ops = { |
| 519 | .send_cmd = sdhci_send_command, |
| 520 | .set_ios = sdhci_set_ios, |
| 521 | .init = sdhci_init, |
| 522 | }; |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 523 | #endif |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 524 | |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 525 | int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host, |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 526 | u32 f_max, u32 f_min) |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 527 | { |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 528 | u32 caps, caps_1; |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 529 | |
| 530 | caps = sdhci_readl(host, SDHCI_CAPABILITIES); |
Masahiro Yamada | 15bd099 | 2016-08-25 16:07:37 +0900 | [diff] [blame] | 531 | |
Masahiro Yamada | 45a68fe | 2016-12-07 22:10:29 +0900 | [diff] [blame] | 532 | #ifdef CONFIG_MMC_SDHCI_SDMA |
Masahiro Yamada | 15bd099 | 2016-08-25 16:07:37 +0900 | [diff] [blame] | 533 | if (!(caps & SDHCI_CAN_DO_SDMA)) { |
| 534 | printf("%s: Your controller doesn't support SDMA!!\n", |
| 535 | __func__); |
| 536 | return -EINVAL; |
| 537 | } |
| 538 | #endif |
Jaehoon Chung | 895549a | 2016-09-26 08:10:01 +0900 | [diff] [blame] | 539 | if (host->quirks & SDHCI_QUIRK_REG32_RW) |
| 540 | host->version = |
| 541 | sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16; |
| 542 | else |
| 543 | host->version = sdhci_readw(host, SDHCI_HOST_VERSION); |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 544 | |
| 545 | cfg->name = host->name; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 546 | #ifndef CONFIG_DM_MMC_OPS |
| 547 | cfg->ops = &sdhci_ops; |
| 548 | #endif |
Wenyou Yang | 0e0dcc1 | 2017-04-26 09:32:30 +0800 | [diff] [blame^] | 549 | |
| 550 | /* Check whether the clock multiplier is supported or not */ |
| 551 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { |
| 552 | caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1); |
| 553 | host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >> |
| 554 | SDHCI_CLOCK_MUL_SHIFT; |
| 555 | } |
| 556 | |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 557 | if (host->max_clk == 0) { |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 558 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 559 | host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >> |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 560 | SDHCI_CLOCK_BASE_SHIFT; |
| 561 | else |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 562 | host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >> |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 563 | SDHCI_CLOCK_BASE_SHIFT; |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 564 | host->max_clk *= 1000000; |
Wenyou Yang | 0e0dcc1 | 2017-04-26 09:32:30 +0800 | [diff] [blame^] | 565 | if (host->clk_mul) |
| 566 | host->max_clk *= host->clk_mul; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 567 | } |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 568 | if (host->max_clk == 0) { |
Masahiro Yamada | 6c67954 | 2016-08-25 16:07:35 +0900 | [diff] [blame] | 569 | printf("%s: Hardware doesn't specify base clock frequency\n", |
| 570 | __func__); |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 571 | return -EINVAL; |
Masahiro Yamada | 6c67954 | 2016-08-25 16:07:35 +0900 | [diff] [blame] | 572 | } |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 573 | if (f_max && (f_max < host->max_clk)) |
| 574 | cfg->f_max = f_max; |
| 575 | else |
| 576 | cfg->f_max = host->max_clk; |
| 577 | if (f_min) |
| 578 | cfg->f_min = f_min; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 579 | else { |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 580 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 581 | cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300; |
| 582 | else |
| 583 | cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200; |
| 584 | } |
| 585 | cfg->voltages = 0; |
| 586 | if (caps & SDHCI_CAN_VDD_330) |
| 587 | cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34; |
| 588 | if (caps & SDHCI_CAN_VDD_300) |
| 589 | cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31; |
| 590 | if (caps & SDHCI_CAN_VDD_180) |
| 591 | cfg->voltages |= MMC_VDD_165_195; |
| 592 | |
Masahiro Yamada | 3137e64 | 2016-08-25 16:07:36 +0900 | [diff] [blame] | 593 | if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE) |
| 594 | cfg->voltages |= host->voltages; |
| 595 | |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 596 | cfg->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT; |
Jaehoon Chung | 3fd0a9b | 2016-12-30 15:30:21 +0900 | [diff] [blame] | 597 | |
| 598 | /* Since Host Controller Version3.0 */ |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 599 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { |
Jaehoon Chung | ecd7b24 | 2016-12-30 15:30:11 +0900 | [diff] [blame] | 600 | if (!(caps & SDHCI_CAN_DO_8BIT)) |
| 601 | cfg->host_caps &= ~MMC_MODE_8BIT; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 602 | } |
| 603 | |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 604 | if (host->host_caps) |
| 605 | cfg->host_caps |= host->host_caps; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 606 | |
| 607 | cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
| 608 | |
| 609 | return 0; |
| 610 | } |
| 611 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 612 | #ifdef CONFIG_BLK |
| 613 | int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) |
| 614 | { |
| 615 | return mmc_bind(dev, mmc, cfg); |
| 616 | } |
| 617 | #else |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 618 | int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 619 | { |
Masahiro Yamada | 6c67954 | 2016-08-25 16:07:35 +0900 | [diff] [blame] | 620 | int ret; |
| 621 | |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 622 | ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min); |
Masahiro Yamada | 6c67954 | 2016-08-25 16:07:35 +0900 | [diff] [blame] | 623 | if (ret) |
| 624 | return ret; |
Jaehoon Chung | 236bfec | 2012-04-23 02:36:26 +0000 | [diff] [blame] | 625 | |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 626 | host->mmc = mmc_create(&host->cfg, host); |
| 627 | if (host->mmc == NULL) { |
| 628 | printf("%s: mmc create fail!\n", __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 629 | return -ENOMEM; |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 630 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 631 | |
| 632 | return 0; |
| 633 | } |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 634 | #endif |