blob: 9dca52e78acf0ad8774f86f324e40fee24767f41 [file] [log] [blame]
TsiChungLiew57a12722008-01-15 14:15:46 -06001/*
2 * Configuation settings for the Freescale MCF5475 board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew57a12722008-01-15 14:15:46 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5475EVB_H
15#define _M5475EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew57a12722008-01-15 14:15:46 -060021
TsiChungLiew57a12722008-01-15 14:15:46 -060022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew57a12722008-01-15 14:15:46 -060024
Alison Wang1313db42015-02-12 18:33:15 +080025#undef CONFIG_HW_WATCHDOG
TsiChungLiew57a12722008-01-15 14:15:46 -060026#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
27
28/* Command line configuration */
TsiChungLiew57a12722008-01-15 14:15:46 -060029#define CONFIG_CMD_PCI
TsiChungLiew57a12722008-01-15 14:15:46 -060030
31#define CONFIG_SLTTMR
32
33#define CONFIG_FSLDMAFEC
34#ifdef CONFIG_FSLDMAFEC
TsiChungLiew57a12722008-01-15 14:15:46 -060035# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050036# define CONFIG_MII_INIT 1
TsiChungLiew57a12722008-01-15 14:15:46 -060037# define CONFIG_HAS_ETH1
38
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039# define CONFIG_SYS_DMA_USE_INTSRAM 1
40# define CONFIG_SYS_DISCOVER_PHY
41# define CONFIG_SYS_RX_ETH_BUFFER 32
42# define CONFIG_SYS_TX_ETH_BUFFER 48
43# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060044
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045# define CONFIG_SYS_FEC0_PINMUX 0
46# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
47# define CONFIG_SYS_FEC1_PINMUX 0
48# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew57a12722008-01-15 14:15:46 -060049
Wolfgang Denk53677ef2008-05-20 16:00:29 +020050# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
52# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew57a12722008-01-15 14:15:46 -060053# define FECDUPLEX FULL
54# define FECSPEED _100BASET
55# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
57# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060058# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew57a12722008-01-15 14:15:46 -060060
TsiChungLiew57a12722008-01-15 14:15:46 -060061# define CONFIG_IPADDR 192.162.1.2
62# define CONFIG_NETMASK 255.255.255.0
63# define CONFIG_SERVERIP 192.162.1.1
64# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew57a12722008-01-15 14:15:46 -060065
66#endif
67
68#ifdef CONFIG_CMD_USB
69# define CONFIG_USB_OHCI_NEW
TsiChungLiew57a12722008-01-15 14:15:46 -060070
71# ifndef CONFIG_CMD_PCI
72# define CONFIG_CMD_PCI
73# endif
74# define CONFIG_PCI_OHCI
TsiChungLiew57a12722008-01-15 14:15:46 -060075
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076# undef CONFIG_SYS_USB_OHCI_BOARD_INIT
77# undef CONFIG_SYS_USB_OHCI_CPU_INIT
78# define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
79# define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
80# define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
TsiChungLiew57a12722008-01-15 14:15:46 -060081#endif
82
83/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020084#define CONFIG_SYS_I2C
85#define CONFIG_SYS_I2C_FSL
86#define CONFIG_SYS_FSL_I2C_SPEED 80000
87#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
88#define CONFIG_SYS_FSL_I2C_OFFSET 0x00008F00
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew57a12722008-01-15 14:15:46 -060090
91/* PCI */
92#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -050093#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew57a12722008-01-15 14:15:46 -060094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
TsiChungLiew57a12722008-01-15 14:15:46 -060096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_PCI_MEM_BUS 0x80000000
98#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
99#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_PCI_IO_BUS 0x71000000
102#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
103#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_PCI_CFG_BUS 0x70000000
106#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
107#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600108#endif
109
TsiChungLiew57a12722008-01-15 14:15:46 -0600110#define CONFIG_UDP_CHECKSUM
111
112#ifdef CONFIG_MCFFEC
TsiChungLiew57a12722008-01-15 14:15:46 -0600113# define CONFIG_IPADDR 192.162.1.2
114# define CONFIG_NETMASK 255.255.255.0
115# define CONFIG_SERVERIP 192.162.1.1
116# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew57a12722008-01-15 14:15:46 -0600117#endif /* FEC_ENET */
118
119#define CONFIG_HOSTNAME M547xEVB
120#define CONFIG_EXTRA_ENV_SETTINGS \
121 "netdev=eth0\0" \
122 "loadaddr=10000\0" \
123 "u-boot=u-boot.bin\0" \
124 "load=tftp ${loadaddr) ${u-boot}\0" \
125 "upd=run load; run prog\0" \
126 "prog=prot off bank 1;" \
Jason Jin09933fb2011-08-19 10:10:40 +0800127 "era ff800000 ff83ffff;" \
TsiChungLiew57a12722008-01-15 14:15:46 -0600128 "cp.b ${loadaddr} ff800000 ${filesize};"\
129 "save\0" \
130 ""
131
132#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew57a12722008-01-15 14:15:46 -0600134
135#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew57a12722008-01-15 14:15:46 -0600137#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew57a12722008-01-15 14:15:46 -0600139#endif
140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
142#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
143#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
144#define CONFIG_SYS_LOAD_ADDR 0x00010000
TsiChungLiew57a12722008-01-15 14:15:46 -0600145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
147#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew57a12722008-01-15 14:15:46 -0600148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_MBAR 0xF0000000
150#define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
151#define CONFIG_SYS_INTSRAMSZ 0x8000
TsiChungLiew57a12722008-01-15 14:15:46 -0600152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153/*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
TsiChungLiew57a12722008-01-15 14:15:46 -0600154
155/*
156 * Low Level Configuration Settings
157 * (address mappings, register initial values, etc.)
158 * You should know what you are doing if you make changes here.
159 */
160/*-----------------------------------------------------------------------
161 * Definitions for initial stack pointer and data area (in DPRAM)
162 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200164#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk553f0982010-10-26 13:32:32 +0200166#define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
168#define CONFIG_SYS_INIT_RAM1_CTRL 0x21
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200169#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew57a12722008-01-15 14:15:46 -0600171
172/*-----------------------------------------------------------------------
173 * Start addresses for the final memory configuration
174 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew57a12722008-01-15 14:15:46 -0600176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_SDRAM_BASE 0x00000000
178#define CONFIG_SYS_SDRAM_CFG1 0x73711630
179#define CONFIG_SYS_SDRAM_CFG2 0x46770000
180#define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
181#define CONFIG_SYS_SDRAM_EMOD 0x40010000
182#define CONFIG_SYS_SDRAM_MODE 0x018D0000
183#define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
184#ifdef CONFIG_SYS_DRAMSZ1
185# define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
TsiChungLiew57a12722008-01-15 14:15:46 -0600186#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187# define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
TsiChungLiew57a12722008-01-15 14:15:46 -0600188#endif
189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
191#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
194#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew57a12722008-01-15 14:15:46 -0600195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiew57a12722008-01-15 14:15:46 -0600197
Jason Jin09933fb2011-08-19 10:10:40 +0800198/* Reserve 256 kB for malloc() */
199#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew57a12722008-01-15 14:15:46 -0600200/*
201 * For booting Linux, the board info and command line data
202 * have to be in the first 8 MB of memory, since this is
203 * the maximum mapped by the Linux kernel during initialization ??
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew57a12722008-01-15 14:15:46 -0600206
207/*-----------------------------------------------------------------------
208 * FLASH organization
209 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_FLASH_CFI
211#ifdef CONFIG_SYS_FLASH_CFI
212# define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200213# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
215# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
216# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
217# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
218#ifdef CONFIG_SYS_NOR1SZ
219# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
220# define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
221# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChungLiew57a12722008-01-15 14:15:46 -0600222#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
224# define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600225#endif
226#endif
227
228/* Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800229 * Environment is not embedded in u-boot but at offset 0x40000 on the flash.
230 * First time runing may have env crc error warning if there is
231 * no correct environment on the flash.
TsiChungLiew57a12722008-01-15 14:15:46 -0600232 */
Jason Jin09933fb2011-08-19 10:10:40 +0800233#define CONFIG_ENV_OFFSET 0x40000
234#define CONFIG_ENV_SECT_SIZE 0x10000
TsiChungLiew57a12722008-01-15 14:15:46 -0600235
236/*-----------------------------------------------------------------------
237 * Cache Configuration
238 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew57a12722008-01-15 14:15:46 -0600240
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600241#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200242 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600243#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200244 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600245#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
246 CF_CACR_IDCM)
247#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
248#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
249 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
250 CF_ACR_EN | CF_ACR_SM_ALL)
251#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
252 CF_CACR_IEC | CF_CACR_ICINVA)
253#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
254 CF_CACR_DEC | CF_CACR_DDCM_P | \
255 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
256
TsiChungLiew57a12722008-01-15 14:15:46 -0600257/*-----------------------------------------------------------------------
258 * Chipselect bank definitions
259 */
260/*
261 * CS0 - NOR Flash 1, 2, 4, or 8MB
262 * CS1 - NOR Flash
263 * CS2 - Available
264 * CS3 - Available
265 * CS4 - Available
266 * CS5 - Available
267 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_CS0_BASE 0xFF800000
269#define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
270#define CONFIG_SYS_CS0_CTRL 0x00101980
TsiChungLiew57a12722008-01-15 14:15:46 -0600271
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#ifdef CONFIG_SYS_NOR1SZ
273#define CONFIG_SYS_CS1_BASE 0xE0000000
274#define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
275#define CONFIG_SYS_CS1_CTRL 0x00101D80
TsiChungLiew57a12722008-01-15 14:15:46 -0600276#endif
277
278#endif /* _M5475EVB_H */