blob: b277cdb1c66e1f209c488ef181a6022d9b352aee [file] [log] [blame]
Kumar Gala129ba612008-08-12 11:13:08 -05001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
Kumar Gala129ba612008-08-12 11:13:08 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala129ba612008-08-12 11:13:08 -05005 */
6
7/*
8 * mpc8572ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Gala509c4c42010-05-21 04:05:14 -050014#include "../board/freescale/common/ics307_clk.h"
15
Kumar Galacb14e932010-11-12 08:22:01 -060016#ifndef CONFIG_SYS_TEXT_BASE
York Sun18025752014-04-25 12:06:17 -070017#define CONFIG_SYS_TEXT_BASE 0xeff40000
Kumar Galacb14e932010-11-12 08:22:01 -060018#endif
19
Kumar Gala7a577fd2011-01-12 02:48:53 -060020#ifndef CONFIG_RESET_VECTOR_ADDRESS
21#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
22#endif
23
Kumar Galacb14e932010-11-12 08:22:01 -060024#ifndef CONFIG_SYS_MONITOR_BASE
25#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
26#endif
27
Kumar Gala129ba612008-08-12 11:13:08 -050028/* High Level Configuration Options */
Kumar Gala129ba612008-08-12 11:13:08 -050029#define CONFIG_MP 1 /* support multiple processors */
Kumar Gala129ba612008-08-12 11:13:08 -050030
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040031#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
32#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
33#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala129ba612008-08-12 11:13:08 -050034#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000035#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala129ba612008-08-12 11:13:08 -050036#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050037#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala129ba612008-08-12 11:13:08 -050038
Kumar Gala129ba612008-08-12 11:13:08 -050039#define CONFIG_TSEC_ENET /* tsec ethernet support */
40#define CONFIG_ENV_OVERWRITE
41
Kumar Gala509c4c42010-05-21 04:05:14 -050042#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
43#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
Haiying Wang4ca06602008-10-03 12:37:41 -040044#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala129ba612008-08-12 11:13:08 -050045
46/*
47 * These can be toggled for performance analysis, otherwise use default.
48 */
49#define CONFIG_L2_CACHE /* toggle L2 cache */
50#define CONFIG_BTB /* toggle branch predition */
Kumar Gala129ba612008-08-12 11:13:08 -050051
52#define CONFIG_ENABLE_36BIT_PHYS 1
53
Kumar Gala18af1c52009-01-23 14:22:14 -060054#ifdef CONFIG_PHYS_64BIT
55#define CONFIG_ADDR_MAP 1
56#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
57#endif
58
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
60#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Gala129ba612008-08-12 11:13:08 -050061#define CONFIG_PANIC_HANG /* do not reset board on panic */
62
63/*
Kumar Galacb14e932010-11-12 08:22:01 -060064 * Config the L2 Cache as L2 SRAM
65 */
66#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
67#ifdef CONFIG_PHYS_64BIT
68#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
69#else
70#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
71#endif
72#define CONFIG_SYS_L2_SIZE (512 << 10)
73#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
74
Timur Tabie46fedf2011-08-04 18:03:41 -050075#define CONFIG_SYS_CCSRBAR 0xffe00000
76#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala129ba612008-08-12 11:13:08 -050077
Kumar Gala8d22ddc2011-11-09 09:10:49 -060078#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050079#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Kumar Galacb14e932010-11-12 08:22:01 -060080#endif
81
Kumar Gala129ba612008-08-12 11:13:08 -050082/* DDR Setup */
Kumar Galaf8523cb2009-02-06 09:56:35 -060083#define CONFIG_VERY_BIG_RAM
Kumar Gala129ba612008-08-12 11:13:08 -050084#undef CONFIG_FSL_DDR_INTERACTIVE
85#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
86#define CONFIG_DDR_SPD
Kumar Gala129ba612008-08-12 11:13:08 -050087
York Sund34897d2011-01-25 21:51:29 -080088#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080089#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala129ba612008-08-12 11:13:08 -050090#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
91
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
93#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala129ba612008-08-12 11:13:08 -050094
Kumar Gala129ba612008-08-12 11:13:08 -050095#define CONFIG_DIMM_SLOTS_PER_CTLR 1
96#define CONFIG_CHIP_SELECTS_PER_CTRL 2
97
98/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala129ba612008-08-12 11:13:08 -0500100#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
101#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
102
103/* These are used when DDR doesn't use SPD. */
Dave Liudc889e82008-11-28 20:16:58 +0800104#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
105#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
106#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
107#define CONFIG_SYS_DDR_TIMING_3 0x00020000
108#define CONFIG_SYS_DDR_TIMING_0 0x00260802
109#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
110#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
111#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800113#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liudc889e82008-11-28 20:16:58 +0800115#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
116#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800118#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
119#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala129ba612008-08-12 11:13:08 -0500120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
122#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
123#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala129ba612008-08-12 11:13:08 -0500124
125/*
Kumar Gala129ba612008-08-12 11:13:08 -0500126 * Make sure required options are set
127 */
128#ifndef CONFIG_SPD_EEPROM
129#error ("CONFIG_SPD_EEPROM is required")
130#endif
131
132#undef CONFIG_CLOCKS_IN_MHZ
133
134/*
135 * Memory map
136 *
137 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
138 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
139 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
140 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
141 *
142 * Localbus cacheable (TBD)
143 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
144 *
145 * Localbus non-cacheable
146 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
147 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100148 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala129ba612008-08-12 11:13:08 -0500149 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
150 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
151 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
152 */
153
154/*
155 * Local Bus Definitions
156 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala18af1c52009-01-23 14:22:14 -0600158#ifdef CONFIG_PHYS_64BIT
159#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
160#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600161#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600162#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500163
Kumar Galacb14e932010-11-12 08:22:01 -0600164#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000165 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Kumar Galacb14e932010-11-12 08:22:01 -0600166#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500167
Kumar Galac953ddf2008-12-02 14:19:34 -0600168#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
169#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500170
Kumar Gala18af1c52009-01-23 14:22:14 -0600171#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala129ba612008-08-12 11:13:08 -0500173#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
176#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
177#undef CONFIG_SYS_FLASH_CHECKSUM
178#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
179#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala129ba612008-08-12 11:13:08 -0500180
Kumar Galacb14e932010-11-12 08:22:01 -0600181#undef CONFIG_SYS_RAMBOOT
Kumar Gala129ba612008-08-12 11:13:08 -0500182
183#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH_CFI
185#define CONFIG_SYS_FLASH_EMPTY_INFO
186#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala129ba612008-08-12 11:13:08 -0500187
188#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
189
Kumar Gala558710b2010-11-19 08:53:25 -0600190#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala129ba612008-08-12 11:13:08 -0500191#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
192#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala18af1c52009-01-23 14:22:14 -0600193#ifdef CONFIG_PHYS_64BIT
194#define PIXIS_BASE_PHYS 0xfffdf0000ull
195#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600196#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600197#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500198
Kumar Gala52b565f2008-12-02 14:19:33 -0600199#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala129ba612008-08-12 11:13:08 -0500201
202#define PIXIS_ID 0x0 /* Board ID at offset 0 */
203#define PIXIS_VER 0x1 /* Board version at offset 1 */
204#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
205#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
206#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
207#define PIXIS_PWR 0x5 /* PIXIS Power status register */
208#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
209#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
210#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
211#define PIXIS_VCTL 0x10 /* VELA Control Register */
212#define PIXIS_VSTAT 0x11 /* VELA Status Register */
213#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
214#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
215#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
216#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500217#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
218#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
219#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
220#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
221#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala129ba612008-08-12 11:13:08 -0500222#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
223#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
224#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
225#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
226#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
227#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
228#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
229#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
230#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
231#define PIXIS_VWATCH 0x24 /* Watchdog Register */
232#define PIXIS_LED 0x25 /* LED Register */
233
Kumar Galacb14e932010-11-12 08:22:01 -0600234#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
235
Kumar Gala129ba612008-08-12 11:13:08 -0500236/* old pixis referenced names */
237#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
238#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yu7e183ca2008-10-10 11:40:59 +0800240#define PIXIS_VSPEED2_TSEC1SER 0x8
241#define PIXIS_VSPEED2_TSEC2SER 0x4
242#define PIXIS_VSPEED2_TSEC3SER 0x2
243#define PIXIS_VSPEED2_TSEC4SER 0x1
244#define PIXIS_VCFGEN1_TSEC1SER 0x20
245#define PIXIS_VCFGEN1_TSEC2SER 0x20
246#define PIXIS_VCFGEN1_TSEC3SER 0x20
247#define PIXIS_VCFGEN1_TSEC4SER 0x20
248#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
249 | PIXIS_VSPEED2_TSEC2SER \
250 | PIXIS_VSPEED2_TSEC3SER \
251 | PIXIS_VSPEED2_TSEC4SER)
252#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
253 | PIXIS_VCFGEN1_TSEC2SER \
254 | PIXIS_VCFGEN1_TSEC3SER \
255 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala129ba612008-08-12 11:13:08 -0500256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_INIT_RAM_LOCK 1
258#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200259#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala129ba612008-08-12 11:13:08 -0500260
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200261#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
265#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala129ba612008-08-12 11:13:08 -0500266
Kumar Galacb14e932010-11-12 08:22:01 -0600267#ifndef CONFIG_NAND_SPL
Haiying Wangc013b742008-10-29 13:32:59 -0400268#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600269#ifdef CONFIG_PHYS_64BIT
270#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
271#else
Haiying Wangc013b742008-10-29 13:32:59 -0400272#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600273#endif
Kumar Galacb14e932010-11-12 08:22:01 -0600274#else
275#define CONFIG_SYS_NAND_BASE 0xfff00000
276#ifdef CONFIG_PHYS_64BIT
277#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
278#else
279#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
280#endif
281#endif
282
Haiying Wangc013b742008-10-29 13:32:59 -0400283#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
284 CONFIG_SYS_NAND_BASE + 0x40000, \
285 CONFIG_SYS_NAND_BASE + 0x80000,\
286 CONFIG_SYS_NAND_BASE + 0xC0000}
287#define CONFIG_SYS_MAX_NAND_DEVICE 4
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100288#define CONFIG_NAND_FSL_ELBC 1
Haiying Wangc013b742008-10-29 13:32:59 -0400289#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha68ec9c82013-10-04 13:47:58 +0530290#define CONFIG_SYS_NAND_MAX_OOBFREE 5
291#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Haiying Wangc013b742008-10-29 13:32:59 -0400292
Kumar Galacb14e932010-11-12 08:22:01 -0600293/* NAND boot: 4K NAND loader config */
294#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
295#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
296#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
297#define CONFIG_SYS_NAND_U_BOOT_START \
298 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
299#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
300#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
301#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
302
Haiying Wangc013b742008-10-29 13:32:59 -0400303/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500304#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100305 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
306 | BR_PS_8 /* Port Size = 8 bit */ \
307 | BR_MS_FCM /* MSEL = FCM */ \
308 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500309#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100310 | OR_FCM_PGS /* Large Page*/ \
311 | OR_FCM_CSCT \
312 | OR_FCM_CST \
313 | OR_FCM_CHT \
314 | OR_FCM_SCY_1 \
315 | OR_FCM_TRLX \
316 | OR_FCM_EHTR)
Haiying Wangc013b742008-10-29 13:32:59 -0400317
Kumar Galacb14e932010-11-12 08:22:01 -0600318#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
319#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500320#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
321#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000322#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100323 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
324 | BR_PS_8 /* Port Size = 8 bit */ \
325 | BR_MS_FCM /* MSEL = FCM */ \
326 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500327#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000328#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100329 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
330 | BR_PS_8 /* Port Size = 8 bit */ \
331 | BR_MS_FCM /* MSEL = FCM */ \
332 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500333#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400334
Timur Tabi7ee41102012-07-06 07:39:26 +0000335#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100336 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
337 | BR_PS_8 /* Port Size = 8 bit */ \
338 | BR_MS_FCM /* MSEL = FCM */ \
339 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500340#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400341
Kumar Gala129ba612008-08-12 11:13:08 -0500342/* Serial Port - controlled on board with jumper J8
343 * open - index 2
344 * shorted - index 1
345 */
346#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_NS16550_SERIAL
348#define CONFIG_SYS_NS16550_REG_SIZE 1
349#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galacb14e932010-11-12 08:22:01 -0600350#ifdef CONFIG_NAND_SPL
351#define CONFIG_NS16550_MIN_FUNCTIONS
352#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500353
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala129ba612008-08-12 11:13:08 -0500355 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
356
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
358#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala129ba612008-08-12 11:13:08 -0500359
Kumar Gala129ba612008-08-12 11:13:08 -0500360/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200361#define CONFIG_SYS_I2C
362#define CONFIG_SYS_I2C_FSL
363#define CONFIG_SYS_FSL_I2C_SPEED 400000
364#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
365#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
366#define CONFIG_SYS_FSL_I2C2_SPEED 400000
367#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
368#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
369#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Kumar Gala129ba612008-08-12 11:13:08 -0500371
372/*
Haiying Wang445a7b32008-10-03 11:47:30 -0400373 * I2C2 EEPROM
374 */
375#define CONFIG_ID_EEPROM
376#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang445a7b32008-10-03 11:47:30 -0400378#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
380#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
381#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang445a7b32008-10-03 11:47:30 -0400382
383/*
Kumar Gala129ba612008-08-12 11:13:08 -0500384 * General PCI
385 * Memory space is mapped 1-1, but I/O space must start from 0.
386 */
387
Kumar Gala129ba612008-08-12 11:13:08 -0500388/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600389#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600390#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600391#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500392#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600393#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
394#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600395#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600396#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600397#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600399#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600400#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600401#ifdef CONFIG_PHYS_64BIT
402#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
403#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600405#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500407
408/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600409#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600410#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600411#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500412#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600413#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
414#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600415#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600416#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600417#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600419#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600420#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600421#ifdef CONFIG_PHYS_64BIT
422#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
423#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Gala18af1c52009-01-23 14:22:14 -0600425#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500427
428/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600429#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600430#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600431#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500432#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600433#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
434#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600435#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600436#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600437#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600439#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600440#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600441#ifdef CONFIG_PHYS_64BIT
442#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
443#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Gala18af1c52009-01-23 14:22:14 -0600445#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500447
448#if defined(CONFIG_PCI)
449
450/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600451#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala129ba612008-08-12 11:13:08 -0500452
453/* video */
Kumar Gala129ba612008-08-12 11:13:08 -0500454
455#if defined(CONFIG_VIDEO)
456#define CONFIG_BIOSEMU
Kumar Gala129ba612008-08-12 11:13:08 -0500457#define CONFIG_ATI_RADEON_FB
458#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500460#endif
461
Kumar Gala129ba612008-08-12 11:13:08 -0500462#undef CONFIG_EEPRO100
463#undef CONFIG_TULIP
Kumar Gala129ba612008-08-12 11:13:08 -0500464
Kumar Gala129ba612008-08-12 11:13:08 -0500465#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600466 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
467 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala129ba612008-08-12 11:13:08 -0500468 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
469#endif
470
471#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Gala129ba612008-08-12 11:13:08 -0500472#define CONFIG_SCSI_AHCI
473
474#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500475#define CONFIG_LIBATA
Kumar Gala129ba612008-08-12 11:13:08 -0500476#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200477#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
478#define CONFIG_SYS_SCSI_MAX_LUN 1
479#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
480#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Kumar Gala129ba612008-08-12 11:13:08 -0500481#endif /* SCSI */
482
483#endif /* CONFIG_PCI */
484
Kumar Gala129ba612008-08-12 11:13:08 -0500485#if defined(CONFIG_TSEC_ENET)
486
Kumar Gala129ba612008-08-12 11:13:08 -0500487#define CONFIG_MII 1 /* MII PHY management */
488#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
489#define CONFIG_TSEC1 1
490#define CONFIG_TSEC1_NAME "eTSEC1"
491#define CONFIG_TSEC2 1
492#define CONFIG_TSEC2_NAME "eTSEC2"
493#define CONFIG_TSEC3 1
494#define CONFIG_TSEC3_NAME "eTSEC3"
495#define CONFIG_TSEC4 1
496#define CONFIG_TSEC4_NAME "eTSEC4"
497
Liu Yu7e183ca2008-10-10 11:40:59 +0800498#define CONFIG_PIXIS_SGMII_CMD
499#define CONFIG_FSL_SGMII_RISER 1
500#define SGMII_RISER_PHY_OFFSET 0x1c
501
502#ifdef CONFIG_FSL_SGMII_RISER
503#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
504#endif
505
Kumar Gala129ba612008-08-12 11:13:08 -0500506#define TSEC1_PHY_ADDR 0
507#define TSEC2_PHY_ADDR 1
508#define TSEC3_PHY_ADDR 2
509#define TSEC4_PHY_ADDR 3
510
511#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
512#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
513#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
514#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
515
516#define TSEC1_PHYIDX 0
517#define TSEC2_PHYIDX 0
518#define TSEC3_PHYIDX 0
519#define TSEC4_PHYIDX 0
520
521#define CONFIG_ETHPRIME "eTSEC1"
Kumar Gala129ba612008-08-12 11:13:08 -0500522#endif /* CONFIG_TSEC_ENET */
523
524/*
525 * Environment
526 */
Kumar Galacb14e932010-11-12 08:22:01 -0600527
528#if defined(CONFIG_SYS_RAMBOOT)
Kumar Galacb14e932010-11-12 08:22:01 -0600529
530#else
Kumar Galacb14e932010-11-12 08:22:01 -0600531 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
532 #define CONFIG_ENV_ADDR 0xfff80000
533 #else
534 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
535 #endif
536 #define CONFIG_ENV_SIZE 0x2000
537 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
538#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500539
540#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200541#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala129ba612008-08-12 11:13:08 -0500542
543/*
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800544 * USB
545 */
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800546
Tom Rini8850c5d2017-05-12 22:33:27 -0400547#ifdef CONFIG_USB_EHCI_HCD
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800548#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800549#define CONFIG_PCI_EHCI_DEVICE 0
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800550#endif
551
Kumar Gala129ba612008-08-12 11:13:08 -0500552#undef CONFIG_WATCHDOG /* watchdog disabled */
553
554/*
555 * Miscellaneous configurable options
556 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200557#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500558#define CONFIG_CMDLINE_EDITING /* Command-line editing */
559#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200560#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala129ba612008-08-12 11:13:08 -0500561
562/*
563 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500564 * have to be in the first 64 MB of memory, since this is
Kumar Gala129ba612008-08-12 11:13:08 -0500565 * the maximum mapped by the Linux kernel during initialization.
566 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500567#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
568#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala129ba612008-08-12 11:13:08 -0500569
Kumar Gala129ba612008-08-12 11:13:08 -0500570#if defined(CONFIG_CMD_KGDB)
571#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala129ba612008-08-12 11:13:08 -0500572#endif
573
574/*
575 * Environment Configuration
576 */
Kumar Gala129ba612008-08-12 11:13:08 -0500577#if defined(CONFIG_TSEC_ENET)
578#define CONFIG_HAS_ETH0
Kumar Gala129ba612008-08-12 11:13:08 -0500579#define CONFIG_HAS_ETH1
Kumar Gala129ba612008-08-12 11:13:08 -0500580#define CONFIG_HAS_ETH2
Kumar Gala129ba612008-08-12 11:13:08 -0500581#define CONFIG_HAS_ETH3
Kumar Gala129ba612008-08-12 11:13:08 -0500582#endif
583
584#define CONFIG_IPADDR 192.168.1.254
585
586#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000587#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000588#define CONFIG_BOOTFILE "uImage"
Kumar Gala129ba612008-08-12 11:13:08 -0500589#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
590
591#define CONFIG_SERVERIP 192.168.1.1
592#define CONFIG_GATEWAYIP 192.168.1.1
593#define CONFIG_NETMASK 255.255.255.0
594
595/* default location for tftp and bootm */
596#define CONFIG_LOADADDR 1000000
597
Kumar Gala129ba612008-08-12 11:13:08 -0500598#define CONFIG_EXTRA_ENV_SETTINGS \
Hongtao Jia238e1462012-12-20 19:36:12 +0000599"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200600"netdev=eth0\0" \
601"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
602"tftpflash=tftpboot $loadaddr $uboot; " \
603 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
604 " +$filesize; " \
605 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
606 " +$filesize; " \
607 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
608 " $filesize; " \
609 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
610 " +$filesize; " \
611 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
612 " $filesize\0" \
613"consoledev=ttyS0\0" \
614"ramdiskaddr=2000000\0" \
615"ramdiskfile=8572ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500616"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200617"fdtfile=8572ds/mpc8572ds.dtb\0" \
618"bdev=sda3\0"
Kumar Gala129ba612008-08-12 11:13:08 -0500619
620#define CONFIG_HDBOOT \
621 "setenv bootargs root=/dev/$bdev rw " \
622 "console=$consoledev,$baudrate $othbootargs;" \
623 "tftp $loadaddr $bootfile;" \
624 "tftp $fdtaddr $fdtfile;" \
625 "bootm $loadaddr - $fdtaddr"
626
627#define CONFIG_NFSBOOTCOMMAND \
628 "setenv bootargs root=/dev/nfs rw " \
629 "nfsroot=$serverip:$rootpath " \
630 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
631 "console=$consoledev,$baudrate $othbootargs;" \
632 "tftp $loadaddr $bootfile;" \
633 "tftp $fdtaddr $fdtfile;" \
634 "bootm $loadaddr - $fdtaddr"
635
636#define CONFIG_RAMBOOTCOMMAND \
637 "setenv bootargs root=/dev/ram rw " \
638 "console=$consoledev,$baudrate $othbootargs;" \
639 "tftp $ramdiskaddr $ramdiskfile;" \
640 "tftp $loadaddr $bootfile;" \
641 "tftp $fdtaddr $fdtfile;" \
642 "bootm $loadaddr $ramdiskaddr $fdtaddr"
643
644#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
645
646#endif /* __CONFIG_H */