TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 1 | /* |
| 2 | * Configuation settings for the Freescale MCF54455 EVB board. |
| 3 | * |
| 4 | * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. |
| 5 | * TsiChung Liew (Tsi-Chung.Liew@freescale.com) |
| 6 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | /* |
| 11 | * board/config.h - configuration options, board specific |
| 12 | */ |
| 13 | |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 14 | #ifndef _M54455EVB_H |
| 15 | #define _M54455EVB_H |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 16 | |
| 17 | /* |
| 18 | * High Level Configuration Options |
| 19 | * (easy to change) |
| 20 | */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 21 | #define CONFIG_M54455EVB /* M54455EVB board */ |
| 22 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 23 | #define CONFIG_MCFUART |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 24 | #define CONFIG_SYS_UART_PORT (0) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 25 | |
Angelo Dureghello | c74dda8 | 2017-05-14 21:42:27 +0200 | [diff] [blame] | 26 | #define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*) |
| 27 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 28 | #undef CONFIG_WATCHDOG |
| 29 | |
| 30 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 31 | |
| 32 | /* |
| 33 | * BOOTP options |
| 34 | */ |
| 35 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 36 | #define CONFIG_BOOTP_BOOTPATH |
| 37 | #define CONFIG_BOOTP_GATEWAY |
| 38 | #define CONFIG_BOOTP_HOSTNAME |
| 39 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 40 | /* Network configuration */ |
| 41 | #define CONFIG_MCFFEC |
| 42 | #ifdef CONFIG_MCFFEC |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 43 | # define CONFIG_MII 1 |
TsiChung Liew | 0f3ba7e | 2008-03-30 01:22:13 -0500 | [diff] [blame] | 44 | # define CONFIG_MII_INIT 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 45 | # define CONFIG_SYS_DISCOVER_PHY |
| 46 | # define CONFIG_SYS_RX_ETH_BUFFER 8 |
| 47 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 48 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | # define CONFIG_SYS_FEC0_PINMUX 0 |
| 50 | # define CONFIG_SYS_FEC1_PINMUX 0 |
| 51 | # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE |
| 52 | # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 53 | # define MCFFEC_TOUT_LOOP 50000 |
| 54 | # define CONFIG_HAS_ETH1 |
| 55 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 56 | # define CONFIG_ETHPRIME "FEC0" |
| 57 | # define CONFIG_IPADDR 192.162.1.2 |
| 58 | # define CONFIG_NETMASK 255.255.255.0 |
| 59 | # define CONFIG_SERVERIP 192.162.1.1 |
| 60 | # define CONFIG_GATEWAYIP 192.162.1.1 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 61 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ |
| 63 | # ifndef CONFIG_SYS_DISCOVER_PHY |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 64 | # define FECDUPLEX FULL |
| 65 | # define FECSPEED _100BASET |
| 66 | # else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
| 68 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 69 | # endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 70 | # endif /* CONFIG_SYS_DISCOVER_PHY */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 71 | #endif |
| 72 | |
| 73 | #define CONFIG_HOSTNAME M54455EVB |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 74 | #ifdef CONFIG_SYS_STMICRO_BOOT |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 75 | /* ST Micro serial flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 76 | #define CONFIG_SYS_LOAD_ADDR2 0x40010013 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 77 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 78 | "netdev=eth0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 79 | "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 80 | "loadaddr=0x40010000\0" \ |
| 81 | "sbfhdr=sbfhdr.bin\0" \ |
| 82 | "uboot=u-boot.bin\0" \ |
| 83 | "load=tftp ${loadaddr} ${sbfhdr};" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 84 | "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 85 | "upd=run load; run prog\0" \ |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 86 | "prog=sf probe 0:1 1000000 3;" \ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 87 | "sf erase 0 30000;" \ |
| 88 | "sf write ${loadaddr} 0 0x30000;" \ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 89 | "save\0" \ |
| 90 | "" |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 91 | #else |
| 92 | /* Atmel and Intel */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #ifdef CONFIG_SYS_ATMEL_BOOT |
| 94 | # define CONFIG_SYS_UBOOT_END 0x0403FFFF |
| 95 | #elif defined(CONFIG_SYS_INTEL_BOOT) |
| 96 | # define CONFIG_SYS_UBOOT_END 0x3FFFF |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 97 | #endif |
| 98 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 99 | "netdev=eth0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 100 | "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 101 | "loadaddr=0x40010000\0" \ |
| 102 | "uboot=u-boot.bin\0" \ |
| 103 | "load=tftp ${loadaddr} ${uboot}\0" \ |
| 104 | "upd=run load; run prog\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 105 | "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \ |
| 106 | " " __stringify(CONFIG_SYS_UBOOT_END) ";" \ |
| 107 | "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \ |
| 108 | __stringify(CONFIG_SYS_UBOOT_END) ";" \ |
| 109 | "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 110 | " ${filesize}; save\0" \ |
| 111 | "" |
| 112 | #endif |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 113 | |
| 114 | /* ATA configuration */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 115 | #define CONFIG_IDE_RESET 1 |
| 116 | #define CONFIG_IDE_PREINIT 1 |
| 117 | #define CONFIG_ATAPI |
| 118 | #undef CONFIG_LBA48 |
| 119 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_IDE_MAXBUS 1 |
| 121 | #define CONFIG_SYS_IDE_MAXDEVICE 2 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_ATA_BASE_ADDR 0x90000000 |
| 124 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 125 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ |
| 127 | #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ |
| 128 | #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ |
| 129 | #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 130 | |
| 131 | /* Realtime clock */ |
| 132 | #define CONFIG_MCFRTC |
| 133 | #undef RTC_DEBUG |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 135 | |
| 136 | /* Timer */ |
| 137 | #define CONFIG_MCFTMR |
| 138 | #undef CONFIG_MCFPIT |
| 139 | |
| 140 | /* I2c */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_I2C |
| 142 | #define CONFIG_SYS_I2C_FSL |
| 143 | #define CONFIG_SYS_FSL_I2C_SPEED 80000 |
| 144 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
jason | 6af3a0e | 2013-11-06 22:59:08 +0800 | [diff] [blame] | 145 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 147 | |
TsiChung Liew | bae61ee | 2008-03-25 15:41:15 -0500 | [diff] [blame] | 148 | /* DSPI and Serial Flash */ |
TsiChung Liew | ee0a846 | 2009-06-30 14:18:29 +0000 | [diff] [blame] | 149 | #define CONFIG_CF_SPI |
TsiChung Liew | bae61ee | 2008-03-25 15:41:15 -0500 | [diff] [blame] | 150 | #define CONFIG_CF_DSPI |
TsiChung Liew | a7323bb | 2008-07-23 17:53:36 -0500 | [diff] [blame] | 151 | #define CONFIG_HARD_SPI |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_SBFHDR_SIZE 0x13 |
TsiChung Liew | a7323bb | 2008-07-23 17:53:36 -0500 | [diff] [blame] | 153 | #ifdef CONFIG_CMD_SPI |
TsiChung Liew | 922cd75 | 2008-08-06 19:14:08 -0500 | [diff] [blame] | 154 | |
TsiChung Liew | ee0a846 | 2009-06-30 14:18:29 +0000 | [diff] [blame] | 155 | # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \ |
| 156 | DSPI_CTAR_PCSSCK_1CLK | \ |
| 157 | DSPI_CTAR_PASC(0) | \ |
| 158 | DSPI_CTAR_PDT(0) | \ |
| 159 | DSPI_CTAR_CSSCK(0) | \ |
| 160 | DSPI_CTAR_ASC(0) | \ |
| 161 | DSPI_CTAR_DT(1)) |
TsiChung Liew | a7323bb | 2008-07-23 17:53:36 -0500 | [diff] [blame] | 162 | #endif |
TsiChung Liew | bae61ee | 2008-03-25 15:41:15 -0500 | [diff] [blame] | 163 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 164 | /* PCI */ |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 165 | #ifdef CONFIG_CMD_PCI |
TsiChung Liew | f33fca2 | 2008-03-30 01:19:06 -0500 | [diff] [blame] | 166 | #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 |
TsiChungLiew | 2e72ad0 | 2008-01-14 17:11:47 -0600 | [diff] [blame] | 167 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 169 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_PCI_MEM_BUS 0xA0000000 |
| 171 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS |
| 172 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_PCI_IO_BUS 0xB1000000 |
| 175 | #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS |
| 176 | #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 177 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 178 | #define CONFIG_SYS_PCI_CFG_BUS 0xB0000000 |
| 179 | #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS |
| 180 | #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 181 | #endif |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 182 | |
| 183 | /* FPGA - Spartan 2 */ |
| 184 | /* experiment |
Michal Simek | b03b25c | 2013-05-01 18:05:56 +0200 | [diff] [blame] | 185 | #define CONFIG_FPGA |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 186 | #define CONFIG_FPGA_COUNT 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_FPGA_PROG_FEEDBACK |
| 188 | #define CONFIG_SYS_FPGA_CHECK_CTRLC |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 189 | */ |
| 190 | |
| 191 | /* Input, PCI, Flexbus, and VCO */ |
| 192 | #define CONFIG_EXTRA_CLOCK |
| 193 | |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 194 | #define CONFIG_PRAM 2048 /* 2048 KB */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 195 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 197 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_MBAR 0xFC000000 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 201 | |
| 202 | /* |
| 203 | * Low Level Configuration Settings |
| 204 | * (address mappings, register initial values, etc.) |
| 205 | * You should know what you are doing if you make changes here. |
| 206 | */ |
| 207 | |
| 208 | /*----------------------------------------------------------------------- |
| 209 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 210 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_INIT_RAM_CTRL 0x221 |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 217 | |
| 218 | /*----------------------------------------------------------------------- |
| 219 | * Start addresses for the final memory configuration |
| 220 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 222 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 |
| 224 | #define CONFIG_SYS_SDRAM_BASE1 0x48000000 |
| 225 | #define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */ |
| 226 | #define CONFIG_SYS_SDRAM_CFG1 0x65311610 |
| 227 | #define CONFIG_SYS_SDRAM_CFG2 0x59670000 |
| 228 | #define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000 |
| 229 | #define CONFIG_SYS_SDRAM_EMOD 0x40010000 |
| 230 | #define CONFIG_SYS_SDRAM_MODE 0x00010033 |
| 231 | #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 232 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 |
| 234 | #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 235 | |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 236 | #ifdef CONFIG_CF_SBF |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 237 | # define CONFIG_SERIAL_BOOT |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 238 | # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400) |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 239 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 241 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 |
| 243 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 244 | |
| 245 | /* Reserve 256 kB for malloc() */ |
| 246 | #define CONFIG_SYS_MALLOC_LEN (256 << 10) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 247 | |
| 248 | /* |
| 249 | * For booting Linux, the board info and command line data |
| 250 | * have to be in the first 8 MB of memory, since this is |
| 251 | * the maximum mapped by the Linux kernel during initialization ?? |
| 252 | */ |
| 253 | /* Initial Memory map for Linux */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 255 | |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 256 | /* |
| 257 | * Configuration for environment |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 258 | * Environment is not embedded in u-boot. First time runing may have env |
| 259 | * crc error warning if there is no correct environment on the flash. |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 260 | */ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 261 | #ifdef CONFIG_CF_SBF |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 262 | # define CONFIG_ENV_SPI_CS 1 |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 263 | #endif |
| 264 | #undef CONFIG_ENV_OVERWRITE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 265 | |
| 266 | /*----------------------------------------------------------------------- |
| 267 | * FLASH organization |
| 268 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | #ifdef CONFIG_SYS_STMICRO_BOOT |
TsiChung Liew | ee0a846 | 2009-06-30 14:18:29 +0000 | [diff] [blame] | 270 | # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
| 271 | # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 272 | # define CONFIG_ENV_OFFSET 0x30000 |
| 273 | # define CONFIG_ENV_SIZE 0x2000 |
| 274 | # define CONFIG_ENV_SECT_SIZE 0x10000 |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 275 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #ifdef CONFIG_SYS_ATMEL_BOOT |
| 277 | # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
| 278 | # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE |
| 279 | # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE |
Jason Jin | 09933fb | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 280 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) |
| 281 | # define CONFIG_ENV_SIZE 0x2000 |
| 282 | # define CONFIG_ENV_SECT_SIZE 0x10000 |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 283 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 284 | #ifdef CONFIG_SYS_INTEL_BOOT |
| 285 | # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
| 286 | # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE |
| 287 | # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE |
| 288 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 289 | # define CONFIG_ENV_SIZE 0x2000 |
| 290 | # define CONFIG_ENV_SECT_SIZE 0x20000 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 291 | #endif |
| 292 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 293 | #define CONFIG_SYS_FLASH_CFI |
| 294 | #ifdef CONFIG_SYS_FLASH_CFI |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 295 | |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 296 | # define CONFIG_FLASH_CFI_DRIVER 1 |
TsiChung Liew | bbf6bbf | 2009-06-11 12:50:05 +0000 | [diff] [blame] | 297 | # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 298 | # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ |
| 299 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT |
| 300 | # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 301 | # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ |
| 302 | # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ |
| 303 | # define CONFIG_SYS_FLASH_CHECKSUM |
| 304 | # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE } |
TsiChung Liew | b2d022d | 2008-07-23 17:37:10 -0500 | [diff] [blame] | 305 | # define CONFIG_FLASH_CFI_LEGACY |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 306 | |
TsiChung Liew | b2d022d | 2008-07-23 17:37:10 -0500 | [diff] [blame] | 307 | #ifdef CONFIG_FLASH_CFI_LEGACY |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | # define CONFIG_SYS_ATMEL_REGION 4 |
| 309 | # define CONFIG_SYS_ATMEL_TOTALSECT 11 |
| 310 | # define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7} |
| 311 | # define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000} |
TsiChung Liew | b2d022d | 2008-07-23 17:37:10 -0500 | [diff] [blame] | 312 | #endif |
TsiChung Liew | bae61ee | 2008-03-25 15:41:15 -0500 | [diff] [blame] | 313 | #endif |
| 314 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 315 | /* |
| 316 | * This is setting for JFFS2 support in u-boot. |
| 317 | * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. |
| 318 | */ |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 319 | #ifdef CONFIG_CMD_JFFS2 |
| 320 | #ifdef CF_STMICRO_BOOT |
| 321 | # define CONFIG_JFFS2_DEV "nor1" |
| 322 | # define CONFIG_JFFS2_PART_SIZE 0x01000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 323 | # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000) |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 324 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 325 | #ifdef CONFIG_SYS_ATMEL_BOOT |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 326 | # define CONFIG_JFFS2_DEV "nor1" |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 327 | # define CONFIG_JFFS2_PART_SIZE 0x01000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 328 | # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000) |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 329 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 330 | #ifdef CONFIG_SYS_INTEL_BOOT |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 331 | # define CONFIG_JFFS2_DEV "nor0" |
| 332 | # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 333 | # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 334 | #endif |
TsiChung Liew | 9f75155 | 2008-07-23 20:38:53 -0500 | [diff] [blame] | 335 | #endif |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 336 | |
| 337 | /*----------------------------------------------------------------------- |
| 338 | * Cache Configuration |
| 339 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 340 | #define CONFIG_SYS_CACHELINE_SIZE 16 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 341 | |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 342 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 343 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 344 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 345 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 346 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA) |
| 347 | #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA) |
| 348 | #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \ |
| 349 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ |
| 350 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 351 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \ |
| 352 | CF_CACR_ICINVA | CF_CACR_EUSP) |
| 353 | #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \ |
| 354 | CF_CACR_DEC | CF_CACR_DDCM_P | \ |
| 355 | CF_CACR_DCINVA) & ~CF_CACR_ICINVA) |
| 356 | |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 357 | /*----------------------------------------------------------------------- |
| 358 | * Memory bank definitions |
| 359 | */ |
| 360 | /* |
| 361 | * CS0 - NOR Flash 1, 2, 4, or 8MB |
| 362 | * CS1 - CompactFlash and registers |
| 363 | * CS2 - CPLD |
| 364 | * CS3 - FPGA |
| 365 | * CS4 - Available |
| 366 | * CS5 - Available |
| 367 | */ |
| 368 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 369 | #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT) |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 370 | /* Atmel Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 371 | #define CONFIG_SYS_CS0_BASE 0x04000000 |
| 372 | #define CONFIG_SYS_CS0_MASK 0x00070001 |
| 373 | #define CONFIG_SYS_CS0_CTRL 0x00001140 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 374 | /* Intel Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 375 | #define CONFIG_SYS_CS1_BASE 0x00000000 |
| 376 | #define CONFIG_SYS_CS1_MASK 0x01FF0001 |
| 377 | #define CONFIG_SYS_CS1_CTRL 0x00000D60 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 378 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 379 | #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 380 | #else |
| 381 | /* Intel Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 382 | #define CONFIG_SYS_CS0_BASE 0x00000000 |
| 383 | #define CONFIG_SYS_CS0_MASK 0x01FF0001 |
| 384 | #define CONFIG_SYS_CS0_CTRL 0x00000D60 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 385 | /* Atmel Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 386 | #define CONFIG_SYS_CS1_BASE 0x04000000 |
| 387 | #define CONFIG_SYS_CS1_MASK 0x00070001 |
| 388 | #define CONFIG_SYS_CS1_CTRL 0x00001140 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 389 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 390 | #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 391 | #endif |
| 392 | |
| 393 | /* CPLD */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 394 | #define CONFIG_SYS_CS2_BASE 0x08000000 |
| 395 | #define CONFIG_SYS_CS2_MASK 0x00070001 |
| 396 | #define CONFIG_SYS_CS2_CTRL 0x003f1140 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 397 | |
| 398 | /* FPGA */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 399 | #define CONFIG_SYS_CS3_BASE 0x09000000 |
| 400 | #define CONFIG_SYS_CS3_MASK 0x00070001 |
| 401 | #define CONFIG_SYS_CS3_CTRL 0x00000020 |
TsiChungLiew | 8ae158c | 2007-08-16 15:05:11 -0500 | [diff] [blame] | 402 | |
TsiChungLiew | e8ee8f3 | 2007-10-25 17:16:22 -0500 | [diff] [blame] | 403 | #endif /* _M54455EVB_H */ |