blob: 80e7ddb97080837a21c2a0e457ac0aae9bd6c507 [file] [log] [blame]
Michal Simekdd7a3292019-08-06 12:07:10 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * dts file for Xilinx ZynqMP ZCU216
4 *
Michal Simek447fb8d2021-05-31 09:50:01 +02005 * (C) Copyright 2017 - 2021, Xilinx, Inc.
Michal Simekdd7a3292019-08-06 12:07:10 +02006 *
7 * Michal Simek <michal.simek@xilinx.com>
8 */
9
10/dts-v1/;
11
12#include "zynqmp.dtsi"
13#include "zynqmp-clk-ccf.dtsi"
14#include <dt-bindings/input/input.h>
15#include <dt-bindings/gpio/gpio.h>
Michal Simekbd008492021-05-10 13:14:02 +020016#include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
Michal Simekdd7a3292019-08-06 12:07:10 +020017#include <dt-bindings/phy/phy.h>
18
19/ {
20 model = "ZynqMP ZCU216 RevA";
21 compatible = "xlnx,zynqmp-zcu216-revA", "xlnx,zynqmp-zcu216", "xlnx,zynqmp";
22
23 aliases {
24 ethernet0 = &gem3;
Michal Simekdd7a3292019-08-06 12:07:10 +020025 i2c0 = &i2c0;
26 i2c1 = &i2c1;
27 mmc0 = &sdhci1;
Michal Simek531abcb2021-06-03 11:46:50 +020028 nvmem0 = &eeprom;
Michal Simekdd7a3292019-08-06 12:07:10 +020029 rtc0 = &rtc;
30 serial0 = &uart0;
31 serial1 = &dcc;
32 spi0 = &qspi;
33 usb0 = &usb0;
34 };
35
36 chosen {
37 bootargs = "earlycon";
38 stdout-path = "serial0:115200n8";
Michal Simekdd7a3292019-08-06 12:07:10 +020039 };
40
41 memory@0 {
42 device_type = "memory";
43 reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
44 };
45
46 gpio-keys {
47 compatible = "gpio-keys";
48 autorepeat;
49 sw19 {
50 label = "sw19";
51 gpios = <&gpio 22 GPIO_ACTIVE_HIGH>;
52 linux,code = <KEY_DOWN>;
Michal Simekf695e1c2020-02-18 12:06:14 +010053 wakeup-source;
Michal Simekdd7a3292019-08-06 12:07:10 +020054 autorepeat;
55 };
56 };
57
58 leds {
59 compatible = "gpio-leds";
60 heartbeat_led {
61 label = "heartbeat";
62 gpios = <&gpio 23 GPIO_ACTIVE_HIGH>;
63 linux,default-trigger = "heartbeat";
64 };
65 };
66
67 ina226-vccint {
68 compatible = "iio-hwmon";
69 io-channels = <&vccint 0>, <&vccint 1>, <&vccint 2>, <&vccint 3>;
70 };
71 ina226-vccint-io-bram-ps {
72 compatible = "iio-hwmon";
73 io-channels = <&vccint_io_bram_ps 0>, <&vccint_io_bram_ps 1>, <&vccint_io_bram_ps 2>, <&vccint_io_bram_ps 3>;
74 };
75 ina226-vcc1v8 {
76 compatible = "iio-hwmon";
77 io-channels = <&vcc1v8 0>, <&vcc1v8 1>, <&vcc1v8 2>, <&vcc1v8 3>;
78 };
79 ina226-vcc1v2 {
80 compatible = "iio-hwmon";
81 io-channels = <&vcc1v2 0>, <&vcc1v2 1>, <&vcc1v2 2>, <&vcc1v2 3>;
82 };
83 ina226-vadj-fmc {
84 compatible = "iio-hwmon";
85 io-channels = <&vadj_fmc 0>, <&vadj_fmc 1>, <&vadj_fmc 2>, <&vadj_fmc 3>;
86 };
87 ina226-mgtavcc {
88 compatible = "iio-hwmon";
89 io-channels = <&mgtavcc 0>, <&mgtavcc 1>, <&mgtavcc 2>, <&mgtavcc 3>;
90 };
91 ina226-mgt1v2 {
92 compatible = "iio-hwmon";
93 io-channels = <&mgt1v2 0>, <&mgt1v2 1>, <&mgt1v2 2>, <&mgt1v2 3>;
94 };
95 ina226-mgt1v8 {
96 compatible = "iio-hwmon";
97 io-channels = <&mgt1v8 0>, <&mgt1v8 1>, <&mgt1v8 2>, <&mgt1v8 3>;
98 };
99 ina226-vccint-ams {
100 compatible = "iio-hwmon";
101 io-channels = <&vccint_ams 0>, <&vccint_ams 1>, <&vccint_ams 2>, <&vccint_ams 3>;
102 };
103 ina226-dac-avtt {
104 compatible = "iio-hwmon";
105 io-channels = <&dac_avtt 0>, <&dac_avtt 1>, <&dac_avtt 2>, <&dac_avtt 3>;
106 };
107 ina226-dac-avccaux {
108 compatible = "iio-hwmon";
109 io-channels = <&dac_avccaux 0>, <&dac_avccaux 1>, <&dac_avccaux 2>, <&dac_avccaux 3>;
110 };
111 ina226-adc-avcc {
112 compatible = "iio-hwmon";
113 io-channels = <&adc_avcc 0>, <&adc_avcc 1>, <&adc_avcc 2>, <&adc_avcc 3>;
114 };
115 ina226-adc-avccaux {
116 compatible = "iio-hwmon";
117 io-channels = <&adc_avccaux 0>, <&adc_avccaux 1>, <&adc_avccaux 2>, <&adc_avccaux 3>;
118 };
119 ina226-dac-avcc {
120 compatible = "iio-hwmon";
121 io-channels = <&dac_avcc 0>, <&dac_avcc 1>, <&dac_avcc 2>, <&dac_avcc 3>;
122 };
Michal Simekce906542020-11-26 14:25:02 +0100123
124 /* 48MHz reference crystal */
125 ref48: ref48M {
126 compatible = "fixed-clock";
127 #clock-cells = <0>;
128 clock-frequency = <48000000>;
129 };
130};
131
132&psgtr {
133 status = "okay";
Michal Simek1242a6b2021-05-31 09:56:58 +0200134 /* nc, nc, usb3, sata */
135 clocks = <&si5341 0 2>, <&si5341 0 3>;
136 clock-names = "ref2", "ref3";
Michal Simekdd7a3292019-08-06 12:07:10 +0200137};
138
139&dcc {
140 status = "okay";
141};
142
143&fpd_dma_chan1 {
144 status = "okay";
145};
146
147&fpd_dma_chan2 {
148 status = "okay";
149};
150
151&fpd_dma_chan3 {
152 status = "okay";
153};
154
155&fpd_dma_chan4 {
156 status = "okay";
157};
158
159&fpd_dma_chan5 {
160 status = "okay";
161};
162
163&fpd_dma_chan6 {
164 status = "okay";
165};
166
167&fpd_dma_chan7 {
168 status = "okay";
169};
170
171&fpd_dma_chan8 {
172 status = "okay";
173};
174
175&gem3 {
176 status = "okay";
177 phy-handle = <&phy0>;
178 phy-mode = "rgmii-id";
Michal Simek13622c72022-09-09 13:05:48 +0200179 mdio: mdio {
180 #address-cells = <1>;
181 #size-cells = <0>;
182 phy0: ethernet-phy@c {
183 #phy-cells = <1>;
184 compatible = "ethernet-phy-id2000.a231";
185 reg = <0xc>;
186 ti,rx-internal-delay = <0x8>;
187 ti,tx-internal-delay = <0xa>;
188 ti,fifo-depth = <0x1>;
189 ti,dp83867-rxctrl-strap-quirk;
190 };
Michal Simekdd7a3292019-08-06 12:07:10 +0200191 };
192};
Michal Simekdd7a3292019-08-06 12:07:10 +0200193&gpio {
194 status = "okay";
195 gpio-line-names = "QSPI_LWR_CLK", "QSPI_LWR_DQ1", "QSPI_LWR_DQ2", "QSPI_LWR_DQ3", "QSPI_LWR_DQ0", /* 0 - 4 */
196 "QSPI_LWR_CS_B", "", "QSPI_UPR_CS_B", "QSPI_UPR_DQ0", "QSPI_UPR_DQ1", /* 5 - 9 */
197 "QSPI_UPR_DQ2", "QSPI_UPR_DQ3", "QSPI_UPR_CLK", "PS_GPIO2", "I2C0_SCL", /* 10 - 14 */
198 "I2C0_SDA", "I2C1_SCL", "I2C1_SDA", "UART0_TXD", "UART0_RXD", /* 15 - 19 */
199 "", "", "BUTTON", "LED", "", /* 20 - 24 */
200 "", "PMU_INPUT", "", "", "", /* 25 - 29 */
201 "", "", "PMU_GPO0", "PMU_GPO1", "PMU_GPO2", /* 30 - 34 */
202 "PMU_GPO3", "PMU_GPO4", "PMU_GPO5", "PS_GPIO1", "SDIO_SEL", /* 35 - 39 */
203 "SDIO_DIR_CMD", "SDIO_DIR_DAT0", "SDIO_DIR_DAT1", "", "", /* 40 - 44 */
204 "SDIO_DETECT", "SDIO_DAT0", "SDIO_DAT1", "SDIO_DAT2", "SDIO_DAT3", /* 45 - 49 */
205 "SDIO_CMD", "SDIO_CLK", "USB_CLK", "USB_DIR", "USB_DATA2", /* 50 - 54 */
206 "USB_NXT", "USB_DATA0", "USB_DATA1", "USB_STP", "USB_DATA3", /* 55 - 59 */
207 "USB_DATA4", "USB_DATA5", "USB_DATA6", "USB_DATA7", "ENET_TX_CLK", /* 60 - 64 */
208 "ENET_TX_D0", "ENET_TX_D1", "ENET_TX_D2", "ENET_TX_D3", "ENET_TX_CTRL", /* 65 - 69 */
209 "ENET_RX_CLK", "ENET_RX_D0", "ENET_RX_D1", "ENET_RX_D2", "ENET_RX_D3", /* 70 - 74 */
210 "ENET_RX_CTRL", "ENET_MDC", "ENET_MDIO", /* 75 - 77, MIO end and EMIO start */
211 "", "", /* 78 - 79 */
212 "", "", "", "", "", /* 80 - 84 */
213 "", "", "", "", "", /* 85 -89 */
214 "", "", "", "", "", /* 90 - 94 */
215 "", "", "", "", "", /* 95 - 99 */
216 "", "", "", "", "", /* 100 - 104 */
217 "", "", "", "", "", /* 105 - 109 */
218 "", "", "", "", "", /* 110 - 114 */
219 "", "", "", "", "", /* 115 - 119 */
220 "", "", "", "", "", /* 120 - 124 */
221 "", "", "", "", "", /* 125 - 129 */
222 "", "", "", "", "", /* 130 - 134 */
223 "", "", "", "", "", /* 135 - 139 */
224 "", "", "", "", "", /* 140 - 144 */
225 "", "", "", "", "", /* 145 - 149 */
226 "", "", "", "", "", /* 150 - 154 */
227 "", "", "", "", "", /* 155 - 159 */
228 "", "", "", "", "", /* 160 - 164 */
229 "", "", "", "", "", /* 165 - 169 */
230 "", "", "", ""; /* 170 - 174 */
231};
232
233&gpu {
234 status = "okay";
235};
236
237&i2c0 {
238 status = "okay";
239 clock-frequency = <400000>;
Michal Simekbd008492021-05-10 13:14:02 +0200240 pinctrl-names = "default", "gpio";
241 pinctrl-0 = <&pinctrl_i2c0_default>;
242 pinctrl-1 = <&pinctrl_i2c0_gpio>;
243 scl-gpios = <&gpio 14 GPIO_ACTIVE_HIGH>;
244 sda-gpios = <&gpio 15 GPIO_ACTIVE_HIGH>;
Michal Simekdd7a3292019-08-06 12:07:10 +0200245
246 tca6416_u15: gpio@20 { /* u15 */
247 compatible = "ti,tca6416";
248 reg = <0x20>;
249 gpio-controller; /* interrupt not connected */
250 #gpio-cells = <2>;
251 gpio-line-names = "MAX6643_OT_B", "MAX6643_FANFAIL_B", "MIO26_PMU_INPUT_LS", "", /* 0 - 3 */
252 "", "IIC_MUX_RESET_B", "GEM3_EXP_RESET_B", "MAX6643_FULL_SPEED", /* 4 - 7 */
253 "FMCP_HSPC_PRSNT_M2C_B", "", "", "VCCINT_VRHOT_B", /* 10 - 13 */
254 "", "8A34001_EXP_RST_B", "IRPS5401_ALERT_B", "INA226_PMBUS_ALERT"; /* 14 - 17 */
255 };
256
257 i2c-mux@75 { /* u17 */
258 compatible = "nxp,pca9544";
259 #address-cells = <1>;
260 #size-cells = <0>;
261 reg = <0x75>;
262 i2c@0 {
263 #address-cells = <1>;
264 #size-cells = <0>;
265 reg = <0>;
266 /* PS_PMBUS */
267 /* PMBUS_ALERT done via pca9544 */
268 vccint: ina226@40 { /* u65 */
269 compatible = "ti,ina226";
270 #io-channel-cells = <1>;
271 label = "ina226-vccint";
272 reg = <0x40>;
273 shunt-resistor = <5000>;
274 };
275 vccint_io_bram_ps: ina226@41 { /* u57 */
276 compatible = "ti,ina226";
277 #io-channel-cells = <1>;
278 label = "ina226-vccint-io-bram-ps";
279 reg = <0x41>;
Michal Simek50e45b72019-11-25 09:55:28 +0100280 shunt-resistor = <5000>;
Michal Simekdd7a3292019-08-06 12:07:10 +0200281 };
282 vcc1v8: ina226@42 { /* u60 */
283 compatible = "ti,ina226";
284 #io-channel-cells = <1>;
285 label = "ina226-vcc1v8";
286 reg = <0x42>;
287 shunt-resistor = <2000>;
288 };
289 vcc1v2: ina226@43 { /* u58 */
290 compatible = "ti,ina226";
291 #io-channel-cells = <1>;
292 label = "ina226-vcc1v2";
293 reg = <0x43>;
294 shunt-resistor = <5000>;
295 };
296 vadj_fmc: ina226@45 { /* u62 */
297 compatible = "ti,ina226";
298 #io-channel-cells = <1>;
299 label = "ina226-vadj-fmc";
300 reg = <0x45>;
301 shunt-resistor = <5000>;
302 };
303 mgtavcc: ina226@46 { /* u67 */
304 compatible = "ti,ina226";
305 #io-channel-cells = <1>;
306 label = "ina226-mgtavcc";
307 reg = <0x46>;
308 shunt-resistor = <2000>;
309 };
310 mgt1v2: ina226@47 { /* u63 */
311 compatible = "ti,ina226";
312 #io-channel-cells = <1>;
313 label = "ina226-mgt1v2";
314 reg = <0x47>;
315 shunt-resistor = <5000>;
316 };
317 mgt1v8: ina226@48 { /* u64 */
318 compatible = "ti,ina226";
319 #io-channel-cells = <1>;
320 label = "ina226-mgt1v8";
321 reg = <0x48>;
322 shunt-resistor = <5000>;
323 };
324 vccint_ams: ina226@49 { /* u61 */
325 compatible = "ti,ina226";
326 #io-channel-cells = <1>;
327 label = "ina226-vccint-ams";
328 reg = <0x49>;
Michal Simek50e45b72019-11-25 09:55:28 +0100329 shunt-resistor = <5000>;
Michal Simekdd7a3292019-08-06 12:07:10 +0200330 };
331 dac_avtt: ina226@4a { /* u59 */
332 compatible = "ti,ina226";
333 #io-channel-cells = <1>;
334 label = "ina226-dac-avtt";
335 reg = <0x4a>;
336 shunt-resistor = <5000>;
337 };
338 dac_avccaux: ina226@4b { /* u124 */
339 compatible = "ti,ina226";
340 #io-channel-cells = <1>;
341 label = "ina226-dac-avccaux";
342 reg = <0x4b>;
343 shunt-resistor = <5000>;
344 };
345 adc_avcc: ina226@4c { /* u75 */
346 compatible = "ti,ina226";
347 #io-channel-cells = <1>;
348 label = "ina226-adc-avcc";
349 reg = <0x4c>;
350 shunt-resistor = <5000>;
351 };
352 adc_avccaux: ina226@4d { /* u71 */
353 compatible = "ti,ina226";
354 #io-channel-cells = <1>;
355 label = "ina226-adc-avccaux";
356 reg = <0x4d>;
357 shunt-resistor = <5000>;
358 };
359 dac_avcc: ina226@4e { /* u77 */
360 compatible = "ti,ina226";
361 #io-channel-cells = <1>;
362 label = "ina226-dac-avcc";
363 reg = <0x4e>;
364 shunt-resistor = <5000>;
365 };
366 };
367 i2c@1 {
368 #address-cells = <1>;
369 #size-cells = <0>;
370 reg = <1>;
371 /* NC */
372 };
373 i2c@2 {
374 #address-cells = <1>;
375 #size-cells = <0>;
376 reg = <2>;
377 /* u104 - ir35215 0x10/0x40 */
378 /* u127 - ir38164 0x1b/0x4b */
379 /* u112 - ir38164 0x13/0x43 */
380 /* u123 - ir38164 0x1c/0x4c */
381
Michal Simek14c0fbb2020-03-30 11:35:38 +0200382 irps5401_44: irps5401@44 { /* IRPS5401 - u53 */
Michal Simekdd7a3292019-08-06 12:07:10 +0200383 compatible = "infineon,irps5401";
384 reg = <0x44>; /* i2c addr 0x14 */
385 };
Michal Simek14c0fbb2020-03-30 11:35:38 +0200386 irps5401_45: irps5401@45 { /* IRPS5401 - u55 */
Michal Simekdd7a3292019-08-06 12:07:10 +0200387 compatible = "infineon,irps5401";
388 reg = <0x45>; /* i2c addr 0x15 */
389 };
390 /* J21 header too */
391
392 };
393 i2c@3 {
394 #address-cells = <1>;
395 #size-cells = <0>;
396 reg = <3>;
397 /* SYSMON */
398 };
399 };
400 /* u38 MPS430 */
401};
402
403&i2c1 {
404 status = "okay";
405 clock-frequency = <400000>;
Michal Simekbd008492021-05-10 13:14:02 +0200406 pinctrl-names = "default", "gpio";
407 pinctrl-0 = <&pinctrl_i2c1_default>;
408 pinctrl-1 = <&pinctrl_i2c1_gpio>;
409 scl-gpios = <&gpio 16 GPIO_ACTIVE_HIGH>;
410 sda-gpios = <&gpio 17 GPIO_ACTIVE_HIGH>;
Michal Simekdd7a3292019-08-06 12:07:10 +0200411
412 i2c-mux@74 {
413 compatible = "nxp,pca9548"; /* u20 */
414 #address-cells = <1>;
415 #size-cells = <0>;
416 reg = <0x74>;
Raviteja Narayanam486f25c2021-04-01 07:14:10 -0600417 i2c-mux-idle-disconnect;
Michal Simekdd7a3292019-08-06 12:07:10 +0200418 /* FIXME reset-gpios = <&tca6416_u15 SYSCTLR_IIC_MUX0_RESET_B GPIO_ACTIVE_HIGH>; */
419 i2c_eeprom: i2c@0 {
420 #address-cells = <1>;
421 #size-cells = <0>;
422 reg = <0>;
423 /*
424 * IIC_EEPROM 1kB memory which uses 256B blocks
425 * where every block has different address.
426 * 0 - 256B address 0x54
427 * 256B - 512B address 0x55
428 * 512B - 768B address 0x56
429 * 768B - 1024B address 0x57
430 */
431 eeprom: eeprom@54 { /* u21 */
Raviteja Narayanam268695d2019-11-26 18:22:50 +0530432 compatible = "atmel,24c128";
Michal Simekdd7a3292019-08-06 12:07:10 +0200433 reg = <0x54>;
434 };
435 };
436 i2c_si5341: i2c@1 {
437 #address-cells = <1>;
438 #size-cells = <0>;
439 reg = <1>;
440 si5341: clock-generator@36 { /* SI5341 - u43 */
Michal Simekce906542020-11-26 14:25:02 +0100441 compatible = "silabs,si5341";
Michal Simekdd7a3292019-08-06 12:07:10 +0200442 reg = <0x36>;
Michal Simekce906542020-11-26 14:25:02 +0100443 #clock-cells = <2>;
444 #address-cells = <1>;
445 #size-cells = <0>;
446 clocks = <&ref48>;
447 clock-names = "xtal";
448 clock-output-names = "si5341";
Michal Simekdd7a3292019-08-06 12:07:10 +0200449
Michal Simekce906542020-11-26 14:25:02 +0100450 si5341_2: out@2 {
451 /* refclk2 for PS-GT, used for USB3 */
452 reg = <2>;
Michal Simekfddff682021-03-11 13:34:02 +0100453 always-on;
Michal Simekce906542020-11-26 14:25:02 +0100454 };
455 si5341_3: out@3 {
456 /* refclk3 for PS-GT, used for SATA */
457 reg = <3>;
Michal Simekfddff682021-03-11 13:34:02 +0100458 always-on;
Michal Simekce906542020-11-26 14:25:02 +0100459 };
460 si5341_5: out@5 {
461 /* refclk5 PL CLK100 */
462 reg = <5>;
Michal Simekfddff682021-03-11 13:34:02 +0100463 always-on;
Michal Simekce906542020-11-26 14:25:02 +0100464 };
465 si5341_6: out@6 {
466 /* refclk6 PL CLK125 */
467 reg = <6>;
Michal Simekfddff682021-03-11 13:34:02 +0100468 always-on;
Michal Simekce906542020-11-26 14:25:02 +0100469 };
470 si5341_9: out@9 {
471 /* refclk9 used for PS_REF_CLK 33.3 MHz */
472 reg = <9>;
Michal Simekfddff682021-03-11 13:34:02 +0100473 always-on;
Michal Simekce906542020-11-26 14:25:02 +0100474 };
475 };
Michal Simekdd7a3292019-08-06 12:07:10 +0200476 };
477 i2c_si570_user_c0: i2c@2 {
478 #address-cells = <1>;
479 #size-cells = <0>;
480 reg = <2>;
481 si570_1: clock-generator@5d { /* USER C0 SI570 - u47 */
482 #clock-cells = <0>;
483 compatible = "silabs,si570";
484 reg = <0x5d>;
485 temperature-stability = <50>;
486 factory-fout = <300000000>;
487 clock-frequency = <300000000>;
488 clock-output-names = "si570_user_c0";
489 };
490 };
491 i2c_si570_mgt: i2c@3 {
492 #address-cells = <1>;
493 #size-cells = <0>;
494 reg = <3>;
495 si570_2: clock-generator@5d { /* USER MGT SI570 - u48 */
496 #clock-cells = <0>;
497 compatible = "silabs,si570";
498 reg = <0x5d>;
499 temperature-stability = <50>;
500 factory-fout = <156250000>;
501 clock-frequency = <148500000>;
502 clock-output-names = "si570_mgt";
503 };
504 };
505 i2c_8a34001: i2c@4 {
506 #address-cells = <1>;
507 #size-cells = <0>;
508 reg = <4>;
Michal Simek9577b2e2021-01-22 14:42:29 +0100509 idt_8a34001: phc@5b {
510 compatible = "idt,8a34001"; /* u409B */
511 reg = <0x5b>;
512 };
Michal Simekdd7a3292019-08-06 12:07:10 +0200513 };
514 i2c_clk104: i2c@5 {
515 #address-cells = <1>;
516 #size-cells = <0>;
517 reg = <5>;
518 /* CLK104_SDA */
519 };
520 i2c@6 {
521 #address-cells = <1>;
522 #size-cells = <0>;
523 reg = <6>;
524 /* RFMCP connector */
525 };
526 /* 7 NC */
527 };
528
529 i2c-mux@75 {
530 compatible = "nxp,pca9548"; /* u22 */
531 #address-cells = <1>;
532 #size-cells = <0>;
533 reg = <0x75>;
Raviteja Narayanam486f25c2021-04-01 07:14:10 -0600534 i2c-mux-idle-disconnect;
Michal Simekdd7a3292019-08-06 12:07:10 +0200535 /* FIXME reset-gpios = <&tca6416_u15 SYSCTLR_IIC_MUX0_RESET_B GPIO_ACTIVE_HIGH>; */
536 i2c@0 {
537 #address-cells = <1>;
538 #size-cells = <0>;
539 reg = <0>;
540 /* FMCP_HSPC_IIC */
541 };
542 i2c_si570_user_c1: i2c@1 {
543 #address-cells = <1>;
544 #size-cells = <0>;
545 reg = <1>;
546 si570_3: clock-generator@5d { /* USER C1 SI570 - u130 */
547 #clock-cells = <0>;
548 compatible = "silabs,si570";
549 reg = <0x5d>;
550 temperature-stability = <50>;
551 factory-fout = <300000000>;
552 clock-frequency = <300000000>;
553 clock-output-names = "si570_user_c1";
554 };
555 };
556 i2c@2 {
557 #address-cells = <1>;
558 #size-cells = <0>;
559 reg = <2>;
560 /* SYSMON */
561 };
562 i2c@3 {
563 #address-cells = <1>;
564 #size-cells = <0>;
565 reg = <3>;
566 /* DDR4 SODIMM */
567 };
568 i2c@4 {
569 #address-cells = <1>;
570 #size-cells = <0>;
571 reg = <4>;
572 /* SFP3 */
573 };
574 i2c@5 {
575 #address-cells = <1>;
576 #size-cells = <0>;
577 reg = <5>;
578 /* SFP2 */
579 };
580 i2c@6 {
581 #address-cells = <1>;
582 #size-cells = <0>;
583 reg = <6>;
584 /* SFP1 */
585 };
586 i2c@7 {
587 #address-cells = <1>;
588 #size-cells = <0>;
589 reg = <7>;
590 /* SFP0 */
591 };
592 };
593 /* MSP430 */
594};
595
Michal Simekbd008492021-05-10 13:14:02 +0200596&pinctrl0 {
597 status = "okay";
598 pinctrl_i2c0_default: i2c0-default {
599 mux {
600 groups = "i2c0_3_grp";
601 function = "i2c0";
602 };
603
604 conf {
605 groups = "i2c0_3_grp";
606 bias-pull-up;
607 slew-rate = <SLEW_RATE_SLOW>;
608 power-source = <IO_STANDARD_LVCMOS18>;
609 };
610 };
611
612 pinctrl_i2c0_gpio: i2c0-gpio {
613 mux {
614 groups = "gpio0_14_grp", "gpio0_15_grp";
615 function = "gpio0";
616 };
617
618 conf {
619 groups = "gpio0_14_grp", "gpio0_15_grp";
620 slew-rate = <SLEW_RATE_SLOW>;
621 power-source = <IO_STANDARD_LVCMOS18>;
622 };
623 };
624
625 pinctrl_i2c1_default: i2c1-default {
626 mux {
627 groups = "i2c1_4_grp";
628 function = "i2c1";
629 };
630
631 conf {
632 groups = "i2c1_4_grp";
633 bias-pull-up;
634 slew-rate = <SLEW_RATE_SLOW>;
635 power-source = <IO_STANDARD_LVCMOS18>;
636 };
637 };
638
639 pinctrl_i2c1_gpio: i2c1-gpio {
640 mux {
641 groups = "gpio0_16_grp", "gpio0_17_grp";
642 function = "gpio0";
643 };
644
645 conf {
646 groups = "gpio0_16_grp", "gpio0_17_grp";
647 slew-rate = <SLEW_RATE_SLOW>;
648 power-source = <IO_STANDARD_LVCMOS18>;
649 };
650 };
651};
652
Michal Simekdd7a3292019-08-06 12:07:10 +0200653&qspi {
654 status = "okay";
655 is-dual = <1>;
656 flash@0 {
657 compatible = "m25p80", "jedec,spi-nor"; /* U11 and U12 MT25QU02GCBBE12 1Gb */
658 #address-cells = <1>;
659 #size-cells = <1>;
660 reg = <0x0>;
Amit Kumar Mahapatra6e38e2e2022-05-10 16:33:01 +0200661 spi-tx-bus-width = <4>;
Michal Simekdd7a3292019-08-06 12:07:10 +0200662 spi-rx-bus-width = <4>; /* FIXME also DUAL configuration possible */
663 spi-max-frequency = <108000000>; /* Based on DC1 spec */
664 };
665};
666
667&rtc {
668 status = "okay";
669};
670
671&sata {
672 status = "okay";
673 /* SATA OOB timing settings */
674 ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
675 ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
676 ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
677 ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
678 ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
679 ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
680 ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
681 ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
Michal Simek31958402021-05-10 14:55:34 +0200682 phy-names = "sata-phy";
Michal Simekce906542020-11-26 14:25:02 +0100683 phys = <&psgtr 3 PHY_TYPE_SATA 1 3>;
Michal Simekdd7a3292019-08-06 12:07:10 +0200684};
685
686/* SD1 with level shifter */
687&sdhci1 {
688 status = "okay";
689 disable-wp;
Manish Narani12ffe752020-02-13 23:37:30 -0700690 /*
691 * This property should be removed for supporting UHS mode
692 */
693 no-1-8-v;
Michal Simek01a6da12020-07-22 17:42:43 +0200694 xlnx,mio-bank = <1>;
Michal Simekdd7a3292019-08-06 12:07:10 +0200695};
696
Michal Simekdd7a3292019-08-06 12:07:10 +0200697&uart0 {
698 status = "okay";
699};
700
701/* ULPI SMSC USB3320 */
702&usb0 {
703 status = "okay";
Manish Narani15ca9eb2021-07-14 06:17:19 -0600704 phy-names = "usb3-phy";
705 phys = <&psgtr 2 PHY_TYPE_USB3 0 2>;
Michal Simekdd7a3292019-08-06 12:07:10 +0200706};
707
708&dwc3_0 {
709 status = "okay";
710 dr_mode = "host";
711 snps,usb3_lpm_capable;
Michal Simek184309b2021-05-31 17:51:58 +0200712 maximum-speed = "super-speed";
Michal Simekdd7a3292019-08-06 12:07:10 +0200713};