blob: 87638a4fa52fa7b87d89140bfd93a32113806e4e [file] [log] [blame]
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +02001/*
2 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * Configuration settings for the MX31ADS Freescale board.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Stefano Babic86271112011-03-14 15:43:56 +010025#include <asm/arch/imx-regs.h>
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020026
27 /* High Level Configuration Options */
28#define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
29#define CONFIG_MX31 1 /* in a mx31 */
30#define CONFIG_MX31_HCLK_FREQ 26000000 /* RedBoot says 26MHz */
Guennadi Liakhovetski2ab02fd2008-05-08 10:09:27 +020031#define CONFIG_MX31_CLK32 32768
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020032
33#define CONFIG_DISPLAY_CPUINFO
34#define CONFIG_DISPLAY_BOARDINFO
35
Fabio Estevam4ac2e2d2011-06-05 06:26:49 +000036#define CONFIG_SYS_TEXT_BASE 0xA0000000
37
Fabio Estevamda3598a2011-09-22 08:07:16 +000038#define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS
39
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020040/*
41 * Disabled for now due to build problems under Debian and a significant increase
42 * in the final file size: 144260 vs. 109536 Bytes.
43 */
44#if 0
45#define CONFIG_OF_LIBFDT 1
46#define CONFIG_FIT 1
47#define CONFIG_FIT_VERBOSE 1
48#endif
49
50#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
51#define CONFIG_SETUP_MEMORY_TAGS 1
52#define CONFIG_INITRD_TAG 1
53
54/*
55 * Size of malloc() pool
56 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020058
59/*
60 * Hardware drivers
61 */
62
Stefano Babic40f6fff2011-11-22 15:22:39 +010063#define CONFIG_MXC_UART
64#define CONFIG_MXC_UART_BASE UART1_BASE
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020065
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020066#define CONFIG_HARD_SPI 1
67#define CONFIG_MXC_SPI 1
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020068#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020069#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic5bd9a9b2011-08-26 11:44:52 +020070#define CONFIG_MXC_GPIO
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020071
Stefano Babicd7d67802011-10-08 11:02:53 +020072/* PMIC Controller */
73#define CONFIG_PMIC
74#define CONFIG_PMIC_SPI
75#define CONFIG_PMIC_FSL
Stefano Babicdfe5e142010-04-16 17:11:19 +020076#define CONFIG_FSL_PMIC_BUS 1
77#define CONFIG_FSL_PMIC_CS 0
78#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic9f481e92010-08-23 20:41:19 +020079#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babicd7d67802011-10-08 11:02:53 +020080#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam4e8b7542011-10-24 06:44:15 +000081#define CONFIG_RTC_MC13XXX
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020082
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020083/* allow to overwrite serial and ethaddr */
84#define CONFIG_ENV_OVERWRITE
85#define CONFIG_CONS_INDEX 1
86#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020088
89/***********************************************************
90 * Command definition
91 ***********************************************************/
92
93#include <config_cmd_default.h>
94
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020095#define CONFIG_CMD_PING
Guennadi Liakhovetski7602ed52008-04-28 00:25:32 +020096#define CONFIG_CMD_DHCP
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020097#define CONFIG_CMD_SPI
98#define CONFIG_CMD_DATE
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020099
100#define CONFIG_BOOTDELAY 3
101
Guennadi Liakhovetski7602ed52008-04-28 00:25:32 +0200102#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200103
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +0200104#define CONFIG_EXTRA_ENV_SETTINGS \
105 "netdev=eth0\0" \
106 "uboot_addr=0xa0000000\0" \
107 "uboot=mx31ads/u-boot.bin\0" \
108 "kernel=mx31ads/uImage\0" \
109 "nfsroot=/opt/eldk/arm\0" \
110 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
111 "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
112 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
113 "bootcmd=run bootcmd_net\0" \
114 "bootcmd_net=run bootargs_base bootargs_nfs; " \
115 "tftpboot ${loadaddr} ${kernel}; bootm\0" \
116 "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
117 "protect off ${uboot_addr} 0xa003ffff; " \
118 "erase ${uboot_addr} 0xa003ffff; " \
119 "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
120 "setenv filesize; saveenv\0"
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200121
Ben Warrenb1c0eaa2009-08-25 13:09:37 -0700122#define CONFIG_CS8900
123#define CONFIG_CS8900_BASE 0xb4020300
124#define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200125
126/*
127 * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
128 * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
129 * controller inverted. The controller is capable of detecting and correcting
130 * this, but it needs 4 network packets for that. Which means, at startup, you
131 * will not receive answers to the first 4 packest, unless there have been some
132 * broadcasts on the network, or your board is on a hub. Reducing the ARP
133 * timeout from default 5 seconds to 200ms we speed up the initial TFTP
134 * transfer, should the user wish one, significantly.
135 */
136#define CONFIG_ARP_TIMEOUT 200UL
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200137
138/*
139 * Miscellaneous configurable options
140 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_LONGHELP /* undef to save memory */
142#define CONFIG_SYS_PROMPT "=> "
143#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200144/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
146#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
147#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
150#define CONFIG_SYS_MEMTEST_END 0x10000
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_HZ 1000
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200155
156#define CONFIG_CMDLINE_EDITING 1
157
158/*-----------------------------------------------------------------------
159 * Stack sizes
160 *
161 * The stack sizes are set up in start.S using the settings below
162 */
163#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
164
165/*-----------------------------------------------------------------------
166 * Physical Memory Map
167 */
168#define CONFIG_NR_DRAM_BANKS 1
169#define PHYS_SDRAM_1 CSD0_BASE
170#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevam4ac2e2d2011-06-05 06:26:49 +0000171#define CONFIG_BOARD_EARLY_INIT_F
172
173#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
174#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
175#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
176#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
177 GENERATED_GBL_DATA_SIZE)
178#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
179 CONFIG_SYS_GBL_DATA_OFFSET)
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200180
181/*-----------------------------------------------------------------------
182 * FLASH and environment organization
183 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH_BASE CS0_BASE
185#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
186#define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
187#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
188#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200189
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200190#define CONFIG_ENV_IS_IN_FLASH 1
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000191#define CONFIG_ENV_SECT_SIZE (128 * 1024)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200192#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000193#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200194
195/* Address and size of Redundant Environment Sector */
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000196#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200197#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200198
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200199
200/*-----------------------------------------------------------------------
201 * CFI FLASH driver setup
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200204#define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200205#define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
207#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200208
209/*
210 * JFFS2 partitions
211 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100212#undef CONFIG_CMD_MTDPARTS
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200213#define CONFIG_JFFS2_DEV "nor0"
214
215#endif /* __CONFIG_H */