blob: f966325a8e2859a4e59cabb3300cb8104ebeddff [file] [log] [blame]
Rafal Jaworowski8993e542007-07-27 14:43:59 +02001/*
Wolfgang Denk3b74e7e2009-05-16 10:47:45 +02002 * (C) Copyright 2007-2009 DENX Software Engineering
Rafal Jaworowski8993e542007-07-27 14:43:59 +02003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
Wolfgang Denk72601d02009-05-16 10:47:41 +020024 * MPC5121ADS board configuration file
Rafal Jaworowski8993e542007-07-27 14:43:59 +020025 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Wolfgang Denk72601d02009-05-16 10:47:41 +020030#define CONFIG_MPC5121ADS 1
Rafal Jaworowski8993e542007-07-27 14:43:59 +020031/*
Wolfgang Denk72601d02009-05-16 10:47:41 +020032 * Memory map for the MPC5121ADS board:
Rafal Jaworowski8993e542007-07-27 14:43:59 +020033 *
34 * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
35 * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
36 * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
37 * 0x8200_0000 - 0x8200_001F CPLD (32 B)
John Rigby5f91db72008-02-26 09:38:14 -070038 * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
39 * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
40 * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
Rafal Jaworowski8993e542007-07-27 14:43:59 +020041 * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
42 */
43
44/*
45 * High Level Configuration Options
46 */
47#define CONFIG_E300 1 /* E300 Family */
48#define CONFIG_MPC512X 1 /* MPC512X family */
York Sun0e1bad42008-05-05 10:20:01 -050049#define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
50
Wolfgang Denk2ae18242010-10-06 09:05:45 +020051#define CONFIG_SYS_TEXT_BASE 0xFFF00000
52
York Sun0e1bad42008-05-05 10:20:01 -050053/* video */
54#undef CONFIG_VIDEO
55
Timur Tabie69e5202010-08-31 19:56:43 -050056#ifdef CONFIG_VIDEO
57#define CONFIG_CMD_BMP
York Sun0e1bad42008-05-05 10:20:01 -050058#define CONFIG_CFB_CONSOLE
59#define CONFIG_VGA_AS_SINGLE_DEVICE
Timur Tabie69e5202010-08-31 19:56:43 -050060#define CONFIG_VIDEO_LOGO
61#define CONFIG_VIDEO_BMP_LOGO
York Sun0e1bad42008-05-05 10:20:01 -050062#endif
Rafal Jaworowski8993e542007-07-27 14:43:59 +020063
John Rigby5f91db72008-02-26 09:38:14 -070064/* CONFIG_PCI is defined at config time */
Rafal Jaworowski8993e542007-07-27 14:43:59 +020065
Wolfgang Denk72601d02009-05-16 10:47:41 +020066#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
Martha Marxf31c49d2008-05-29 14:23:25 -040068#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
Martha Marxf31c49d2008-05-29 14:23:25 -040070#define CONFIG_PCI
71#endif
Rafal Jaworowski8993e542007-07-27 14:43:59 +020072
73#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
York Sun0e1bad42008-05-05 10:20:01 -050074#define CONFIG_MISC_INIT_R
Rafal Jaworowski8993e542007-07-27 14:43:59 +020075
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_IMMR 0x80000000
77#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100)
Rafal Jaworowski8993e542007-07-27 14:43:59 +020078
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
80#define CONFIG_SYS_MEMTEST_END 0x00400000
Rafal Jaworowski8993e542007-07-27 14:43:59 +020081
82/*
83 * DDR Setup - manually set all parameters as there's no SPD etc.
84 */
Wolfgang Denk72601d02009-05-16 10:47:41 +020085#ifdef CONFIG_MPC5121ADS_REV2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Martha Marxf31c49d2008-05-29 14:23:25 -040087#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_DDR_SIZE 512 /* MB */
Martha Marxf31c49d2008-05-29 14:23:25 -040089#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
91#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Anatolij Gustschinb9947bb2010-04-24 19:27:08 +020092#define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
Rafal Jaworowski8993e542007-07-27 14:43:59 +020093
Anatolij Gustschin5d937e82010-04-24 19:27:07 +020094#define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
95
Rafal Jaworowski8993e542007-07-27 14:43:59 +020096/* DDR Controller Configuration
Wolfgang Denkb1b54e32007-08-02 21:27:46 +020097 *
98 * SYS_CFG:
99 * [31:31] MDDRC Soft Reset: Diabled
100 * [30:30] DRAM CKE pin: Enabled
101 * [29:29] DRAM CLK: Enabled
102 * [28:28] Command Mode: Enabled (For initialization only)
103 * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
104 * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
105 * [20:19] Read Test: DON'T USE
106 * [18:18] Self Refresh: Enabled
107 * [17:17] 16bit Mode: Disabled
108 * [16:13] Ready Delay: 2
109 * [12:12] Half DQS Delay: Disabled
110 * [11:11] Quarter DQS Delay: Disabled
111 * [10:08] Write Delay: 2
112 * [07:07] Early ODT: Disabled
113 * [06:06] On DIE Termination: Disabled
114 * [05:05] FIFO Overflow Clear: DON'T USE here
115 * [04:04] FIFO Underflow Clear: DON'T USE here
116 * [03:03] FIFO Overflow Pending: DON'T USE here
117 * [02:02] FIFO Underlfow Pending: DON'T USE here
118 * [01:01] FIFO Overlfow Enabled: Enabled
119 * [00:00] FIFO Underflow Enabled: Enabled
120 * TIME_CFG0
121 * [31:16] DRAM Refresh Time: 0 CSB clocks
122 * [15:8] DRAM Command Time: 0 CSB clocks
123 * [07:00] DRAM Precharge Time: 0 CSB clocks
124 * TIME_CFG1
125 * [31:26] DRAM tRFC:
126 * [25:21] DRAM tWR1:
127 * [20:17] DRAM tWRT1:
128 * [16:11] DRAM tDRR:
129 * [10:05] DRAM tRC:
130 * [04:00] DRAM tRAS:
131 * TIME_CFG2
132 * [31:28] DRAM tRCD:
133 * [27:23] DRAM tFAW:
134 * [22:19] DRAM tRTW1:
135 * [18:15] DRAM tCCD:
136 * [14:10] DRAM tRTP:
137 * [09:05] DRAM tRP:
138 * [04:00] DRAM tRPA
139 */
Wolfgang Denk72601d02009-05-16 10:47:41 +0200140#ifdef CONFIG_MPC5121ADS_REV2
Martha M Stan054197b2009-09-21 14:07:14 -0400141#define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
143#define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
Martha Marxf31c49d2008-05-29 14:23:25 -0400144#else
Martha M Stan054197b2009-09-21 14:07:14 -0400145#define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
146#define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
147#define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
Martha Marxf31c49d2008-05-29 14:23:25 -0400148#endif
Martha M Stan054197b2009-09-21 14:07:14 -0400149#define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200150
Martha M Stana5aa3992009-09-21 14:08:00 -0400151#define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA 0xEA802B00
152#define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA 0x690e1189
153#define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA 0x35310864
154
Martha M Stan054197b2009-09-21 14:07:14 -0400155#define CONFIG_SYS_DDRCMD_NOP 0x01380000
156#define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
157#define CONFIG_SYS_DDRCMD_EM2 0x01020000
158#define CONFIG_SYS_DDRCMD_EM3 0x01030000
159#define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
160#define CONFIG_SYS_DDRCMD_RFSH 0x01080000
Martha M Stana5aa3992009-09-21 14:08:00 -0400161
162#define DDRCMD_EMR_OCD(pr, ohm) ( \
163 (1 << 24) | /* MDDRC Command Request */ \
164 (1 << 16) | /* MODE Reg BA[2:0] */ \
165 (0 << 12) | /* Outputs 0=Enabled */ \
166 (0 << 11) | /* RDQS */ \
167 (1 << 10) | /* DQS# */ \
168 (pr << 7) | /* OCD prog 7=deflt,0=exit */ \
169 /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \
170 ((ohm & 0x2) << 5)| /* Rtt1 */ \
171 (0 << 3) | /* additive posted CAS# */ \
172 ((ohm & 0x1) << 2)| /* Rtt0 */ \
173 (0 << 0) | /* Output Drive Strength */ \
174 (0 << 0)) /* DLL Enable 0=Normal */
175
176#define CONFIG_SYS_DDRCMD_OCD_DEFAULT DDRCMD_EMR_OCD(7, 0)
177#define CONFIG_SYS_ELPIDA_OCD_EXIT DDRCMD_EMR_OCD(0, 0)
178
179#define DDRCMD_MODE_REG(cas, wr) ( \
180 (1 << 24) | /* MDDRC Command Request */ \
181 (0 << 16) | /* MODE Reg BA[2:0] */ \
182 ((wr-1) << 9)| /* Write Recovery */ \
183 (cas << 4) | /* CAS */ \
184 (0 << 3) | /* Burst Type:0=Sequential,1=Interleaved */ \
185 (2 << 0)) /* 4 or 8 Burst Length:0x2=4 0x3=8 */
186
187#define CONFIG_SYS_MICRON_INIT_DEV_OP DDRCMD_MODE_REG(3, 3)
188#define CONFIG_SYS_ELPIDA_INIT_DEV_OP DDRCMD_MODE_REG(4, 4)
189#define CONFIG_SYS_ELPIDA_RES_DLL (DDRCMD_MODE_REG(4, 4) | (1 << 8))
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200190
191/* DDR Priority Manager Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
193#define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
194#define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
195#define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
196#define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
197#define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
198#define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
199#define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
200#define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
201#define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
202#define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
203#define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
204#define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
205#define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
206#define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
207#define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
208#define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
209#define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
210#define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
211#define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
212#define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
213#define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
214#define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200215
216/*
217 * NOR FLASH on the Local Bus
218 */
Martha Marxf31c49d2008-05-29 14:23:25 -0400219#undef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200221#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Martha Marxf31c49d2008-05-29 14:23:25 -0400222#ifdef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
224#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
Martha Marxf31c49d2008-05-29 14:23:25 -0400225#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
227#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
Martha Marxf31c49d2008-05-29 14:23:25 -0400228#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
230#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
231#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
232#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#undef CONFIG_SYS_FLASH_CHECKSUM
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200235
236/*
Stefan Roese229549a2009-06-09 16:57:47 +0200237 * NAND FLASH
Wolfgang Denk13946922009-06-14 20:58:50 +0200238 * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
Stefan Roese229549a2009-06-09 16:57:47 +0200239 */
Wolfgang Denk7d4450a2009-06-14 20:58:53 +0200240#define CONFIG_CMD_NAND /* enable NAND support */
241#define CONFIG_JFFS2_NAND /* with JFFS2 on it */
Stefan Roese229549a2009-06-09 16:57:47 +0200242#define CONFIG_NAND_MPC5121_NFC
243#define CONFIG_SYS_NAND_BASE 0x40000000
244
245#define CONFIG_SYS_MAX_NAND_DEVICE 2
246#define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
247#define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
248
249/*
250 * Configuration parameters for MPC5121 NAND driver
251 */
252#define CONFIG_FSL_NFC_WIDTH 1
253#define CONFIG_FSL_NFC_WRITE_SIZE 2048
254#define CONFIG_FSL_NFC_SPARE_SIZE 64
255#define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
256
257/*
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200258 * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
259 * window is 64KB
260 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_CPLD_BASE 0x82000000
262#define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_SRAM_BASE 0x30000000
265#define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200266
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
268#define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
269#define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200270
271/* Use SRAM for initial stack */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200273#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_SRAM_SIZE /* Size of used area in RAM */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200274
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200275#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200277
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200278#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of monitor */
Stefan Roese229549a2009-06-09 16:57:47 +0200279#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
York Sun0e1bad42008-05-05 10:20:01 -0500280#ifdef CONFIG_FSL_DIU_FB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
York Sun0e1bad42008-05-05 10:20:01 -0500282#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
York Sun0e1bad42008-05-05 10:20:01 -0500284#endif
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200285
286/*
287 * Serial Port
288 */
289#define CONFIG_CONS_INDEX 1
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200290
291/*
292 * Serial console configuration
293 */
294#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
295#if CONFIG_PSC_CONSOLE != 3
296#error CONFIG_PSC_CONSOLE must be 3
297#endif
298#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_BAUDRATE_TABLE \
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200300 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
301
302#define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
303#define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
304#define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
305#define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
306
307#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
308/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_HUSH_PARSER
310#ifdef CONFIG_SYS_HUSH_PARSER
311#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200312#endif
313
John Rigby5f91db72008-02-26 09:38:14 -0700314/*
315 * PCI
316 */
317#ifdef CONFIG_PCI
318
319/*
320 * General PCI
321 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
323#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
324#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
325#define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
326#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
327#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
328#define CONFIG_SYS_PCI_IO_BASE 0x00000000
329#define CONFIG_SYS_PCI_IO_PHYS 0x84000000
330#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
John Rigby5f91db72008-02-26 09:38:14 -0700331
332
333#define CONFIG_PCI_PNP /* do pci plug-and-play */
334
335#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
336
337#endif
338
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200339/* I2C */
340#define CONFIG_HARD_I2C /* I2C with hardware support */
341#undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
342#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
344#define CONFIG_SYS_I2C_SLAVE 0x7F
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200345#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200347#endif
348
349/*
Martha Marxabfbd0ae2009-01-26 10:45:07 -0700350 * IIM - IC Identification Module
351 */
352#undef CONFIG_IIM
353
354/*
Grzegorz Bernacki80020122007-10-09 13:58:24 +0200355 * EEPROM configuration
356 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
358#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
359#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
360#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
Grzegorz Bernacki80020122007-10-09 13:58:24 +0200361
362/*
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200363 * Ethernet configuration
364 */
365#define CONFIG_MPC512x_FEC 1
366#define CONFIG_NET_MULTI
367#define CONFIG_PHY_ADDR 0x1
368#define CONFIG_MII 1 /* MII PHY management */
Martha Marxf31c49d2008-05-29 14:23:25 -0400369#define CONFIG_FEC_AN_TIMEOUT 1
John Rigbyef11df62008-08-05 17:38:57 -0600370#define CONFIG_HAS_ETH0
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200371
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200372/*
373 * Configure on-board RTC
374 */
Martha Marxf31c49d2008-05-29 14:23:25 -0400375#define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200377
378/*
Damien Dusha29c6fbe2010-10-14 15:27:06 +0200379 * USB Support
380 */
381#define CONFIG_CMD_USB
382
383#if defined(CONFIG_CMD_USB)
384#define CONFIG_USB_EHCI /* Enable EHCI Support */
385#define CONFIG_USB_EHCI_FSL /* On a FSL platform */
386#define CONFIG_EHCI_MMIO_BIG_ENDIAN /* With big-endian regs */
387#define CONFIG_EHCI_DESC_BIG_ENDIAN
388#define CONFIG_EHCI_IS_TDI
389#define CONFIG_USB_STORAGE
390#endif
391
392/*
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200393 * Environment
394 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200395#define CONFIG_ENV_IS_IN_FLASH 1
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200396/* This has to be a multiple of the Flash sector size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200398#define CONFIG_ENV_SIZE 0x2000
Martha Marxf31c49d2008-05-29 14:23:25 -0400399#ifdef CONFIG_BKUP_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200400#define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
Martha Marxf31c49d2008-05-29 14:23:25 -0400401#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200402#define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
Martha Marxf31c49d2008-05-29 14:23:25 -0400403#endif
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200404
405/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200406#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
407#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200408
409#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200411
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200412#include <config_cmd_default.h>
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200413
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200414#define CONFIG_CMD_ASKENV
Wolfgang Denk7d4450a2009-06-14 20:58:53 +0200415#define CONFIG_CMD_DATE
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200416#define CONFIG_CMD_DHCP
Wolfgang Denk7d4450a2009-06-14 20:58:53 +0200417#define CONFIG_CMD_EEPROM
418#define CONFIG_CMD_EXT2
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200419#define CONFIG_CMD_I2C
Wolfgang Denk7d4450a2009-06-14 20:58:53 +0200420#define CONFIG_CMD_IDE
421#define CONFIG_CMD_JFFS2
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200422#define CONFIG_CMD_MII
423#define CONFIG_CMD_NFS
424#define CONFIG_CMD_PING
425#define CONFIG_CMD_REGINFO
Wolfgang Denk7d4450a2009-06-14 20:58:53 +0200426
Martha Marxabfbd0ae2009-01-26 10:45:07 -0700427#undef CONFIG_CMD_FUSE
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200428
429#if defined(CONFIG_PCI)
430#define CONFIG_CMD_PCI
431#endif
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200432
Wolfgang Denk7d4450a2009-06-14 20:58:53 +0200433/*
434 * Dynamic MTD partition support
435 */
436#define CONFIG_CMD_MTDPARTS
437#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
438#define CONFIG_FLASH_CFI_MTD
439#define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand"
440
441/*
442 * NOR flash layout:
443 *
444 * FC000000 - FEABFFFF 42.75 MiB User Data
445 * FEAC0000 - FFABFFFF 16 MiB Root File System
446 * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel
447 * FFEC0000 - FFEFFFFF 256 KiB Device Tree
448 * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env
449 *
450 * NAND flash layout: one big partition
451 */
452#define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \
453 "16m(rootfs)," \
454 "4m(kernel)," \
455 "256k(dtb)," \
456 "1m(u-boot);" \
457 "mpc5121.nand:-(data)"
458
459
Damien Dusha29c6fbe2010-10-14 15:27:06 +0200460#if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2) || defined(CONFIG_CMD_USB)
461
Ralph Kondziella70a4da42009-01-26 12:34:36 -0700462#define CONFIG_DOS_PARTITION
463#define CONFIG_MAC_PARTITION
464#define CONFIG_ISO_PARTITION
Damien Dusha29c6fbe2010-10-14 15:27:06 +0200465
466#define CONFIG_CMD_FAT
467#define CONFIG_SUPPORT_VFAT
468
Ralph Kondziella70a4da42009-01-26 12:34:36 -0700469#endif /* defined(CONFIG_CMD_IDE) */
470
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200471/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200472 * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
473 * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200474 * to 0xFFFF, watchdog timeouts after about 64s. For details refer
475 * to chapter 36 of the MPC5121e Reference Manual.
476 */
Wolfgang Denk66ffb182008-01-15 17:22:28 +0100477/* #define CONFIG_WATCHDOG */ /* enable watchdog */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200478#define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200479
480 /*
481 * Miscellaneous configurable options
482 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200483#define CONFIG_SYS_LONGHELP /* undef to save memory */
484#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
485#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200486
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200487#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200488 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200489#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200490 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200491#endif
492
493
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200494#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
495#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
496#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
497#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200498
499/*
500 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700501 * have to be in the first 256 MB of memory, since this is
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200502 * the maximum mapped by the Linux kernel during initialization.
503 */
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700504#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200505
506/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200507#define CONFIG_SYS_DCACHE_SIZE 32768
508#define CONFIG_SYS_CACHELINE_SIZE 32
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200509#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200510#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200511#endif
512
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200513#define CONFIG_SYS_HID0_INIT 0x000000000
Wolfgang Denke2b66fe2009-03-26 10:00:57 +0100514#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200515#define CONFIG_SYS_HID2 HID2_HBE
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200516
Becky Bruce31d82672008-05-08 19:02:12 -0500517#define CONFIG_HIGH_BATS 1 /* High BATs supported */
518
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200519#ifdef CONFIG_CMD_KGDB
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200520#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
521#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
522#endif
523
524/*
525 * Environment Configuration
526 */
Wolfgang Denk66ffb182008-01-15 17:22:28 +0100527#define CONFIG_TIMESTAMP
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200528
Wolfgang Denk72601d02009-05-16 10:47:41 +0200529#define CONFIG_HOSTNAME mpc5121ads
530#define CONFIG_BOOTFILE mpc5121ads/uImage
Wolfgang Denkdd820b02008-09-18 13:57:32 +0200531#define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200532
Wolfgang Denk8d103072008-01-13 23:37:50 +0100533#define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200534
Wolfgang Denke27f3a62007-08-12 14:47:54 +0200535#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200536#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
537
538#define CONFIG_BAUDRATE 115200
539
540#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk5b0b2b62008-03-03 12:36:49 +0100541 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200542 "echo"
543
544#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk8d103072008-01-13 23:37:50 +0100545 "u-boot_addr_r=200000\0" \
Wolfgang Denk51e46e22008-08-26 15:01:28 +0200546 "kernel_addr_r=600000\0" \
547 "fdt_addr_r=880000\0" \
548 "ramdisk_addr_r=900000\0" \
Wolfgang Denk8d103072008-01-13 23:37:50 +0100549 "u-boot_addr=FFF00000\0" \
Wolfgang Denk7d4450a2009-06-14 20:58:53 +0200550 "kernel_addr=FFAC0000\0" \
Wolfgang Denk51e46e22008-08-26 15:01:28 +0200551 "fdt_addr=FFEC0000\0" \
Wolfgang Denk7d4450a2009-06-14 20:58:53 +0200552 "ramdisk_addr=FEAC0000\0" \
Wolfgang Denk72601d02009-05-16 10:47:41 +0200553 "ramdiskfile=mpc5121ads/uRamdisk\0" \
554 "u-boot=mpc5121ads/u-boot.bin\0" \
555 "bootfile=mpc5121ads/uImage\0" \
556 "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
Wolfgang Denk51e46e22008-08-26 15:01:28 +0200557 "rootpath=/opt/eldk/ppc_6xx\n" \
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200558 "netdev=eth0\0" \
Wolfgang Denk8d103072008-01-13 23:37:50 +0100559 "consdev=ttyPSC0\0" \
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200560 "nfsargs=setenv bootargs root=/dev/nfs rw " \
561 "nfsroot=${serverip}:${rootpath}\0" \
562 "ramargs=setenv bootargs root=/dev/ram rw\0" \
563 "addip=setenv bootargs ${bootargs} " \
564 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
565 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk8d103072008-01-13 23:37:50 +0100566 "addtty=setenv bootargs ${bootargs} " \
567 "console=${consdev},${baudrate}\0" \
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200568 "flash_nfs=run nfsargs addip addtty;" \
Detlev Zundela99715b2008-04-18 14:50:01 +0200569 "bootm ${kernel_addr} - ${fdt_addr}\0" \
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200570 "flash_self=run ramargs addip addtty;" \
Wolfgang Denk8d103072008-01-13 23:37:50 +0100571 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
572 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
573 "tftp ${fdt_addr_r} ${fdtfile};" \
574 "run nfsargs addip addtty;" \
575 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
576 "net_self=tftp ${kernel_addr_r} ${bootfile};" \
577 "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
Detlev Zundela99715b2008-04-18 14:50:01 +0200578 "tftp ${fdt_addr_r} ${fdtfile};" \
Wolfgang Denk8d103072008-01-13 23:37:50 +0100579 "run ramargs addip addtty;" \
Wolfgang Denk5b0b2b62008-03-03 12:36:49 +0100580 "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
Detlev Zundela99715b2008-04-18 14:50:01 +0200581 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
Wolfgang Denk8d103072008-01-13 23:37:50 +0100582 "update=protect off ${u-boot_addr} +${filesize};" \
583 "era ${u-boot_addr} +${filesize};" \
584 "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
585 "upd=run load update\0" \
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200586 ""
587
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200588#define CONFIG_BOOTCOMMAND "run flash_self"
589
Grzegorz Bernacki281ff9a2008-01-08 17:16:15 +0100590#define CONFIG_OF_LIBFDT 1
591#define CONFIG_OF_BOARD_SETUP 1
John Rigbyef11df62008-08-05 17:38:57 -0600592#define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
Grzegorz Bernacki281ff9a2008-01-08 17:16:15 +0100593
594#define OF_CPU "PowerPC,5121@0"
John Rigbyef11df62008-08-05 17:38:57 -0600595#define OF_SOC_COMPAT "fsl,mpc5121-immr"
Grzegorz Bernacki281ff9a2008-01-08 17:16:15 +0100596#define OF_TBCLK (bd->bi_busfreq / 4)
John Rigbyac915282008-01-30 13:36:57 -0700597#define OF_STDOUT_PATH "/soc@80000000/serial@11300"
Grzegorz Bernacki281ff9a2008-01-08 17:16:15 +0100598
Ralph Kondziella70a4da42009-01-26 12:34:36 -0700599/*-----------------------------------------------------------------------
600 * IDE/ATA stuff
601 *-----------------------------------------------------------------------
602 */
603
604#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
605#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
606#undef CONFIG_IDE_LED /* LED for IDE not supported */
607
608#define CONFIG_IDE_RESET /* reset for IDE supported */
609#define CONFIG_IDE_PREINIT
610
611#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
612#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
613
614#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denk3b74e7e2009-05-16 10:47:45 +0200615#define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
Ralph Kondziella70a4da42009-01-26 12:34:36 -0700616
617/* Offset for data I/O RefMan MPC5121EE Table 28-10 */
618#define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
619
620/* Offset for normal register accesses */
621#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
622
623/* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
624#define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
625
626/* Interval between registers */
627#define CONFIG_SYS_ATA_STRIDE 4
628
Wolfgang Denk3b74e7e2009-05-16 10:47:45 +0200629#define ATA_BASE_ADDR get_pata_base()
Ralph Kondziella70a4da42009-01-26 12:34:36 -0700630
631/*
632 * Control register bit definitions
633 */
634#define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
635#define FSL_ATA_CTRL_ATA_RST_B 0x40000000
636#define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
637#define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
638#define FSL_ATA_CTRL_DMA_PENDING 0x08000000
639#define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
640#define FSL_ATA_CTRL_DMA_WRITE 0x02000000
641#define FSL_ATA_CTRL_IORDY_EN 0x01000000
642
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200643#endif /* __CONFIG_H */