blob: b2d544cf4a8e1a85451482d698a0bca0a80d55b2 [file] [log] [blame]
TsiChung Liew8e585f02007-06-18 13:50:13 -05001/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew8e585f02007-06-18 13:50:13 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5329EVB_H
15#define _M5329EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liew8e585f02007-06-18 13:50:13 -050021
TsiChungLiew9998bd32007-08-05 03:19:10 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew8e585f02007-06-18 13:50:13 -050024#define CONFIG_BAUDRATE 115200
TsiChung Liew8e585f02007-06-18 13:50:13 -050025
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
28
TsiChungLiewab77bc52007-08-15 15:39:17 -050029/* Command line configuration */
TsiChungLiewab77bc52007-08-15 15:39:17 -050030#define CONFIG_CMD_CACHE
31#define CONFIG_CMD_DATE
TsiChungLiewab77bc52007-08-15 15:39:17 -050032#define CONFIG_CMD_I2C
TsiChungLiewab77bc52007-08-15 15:39:17 -050033#define CONFIG_CMD_MII
TsiChungLiewab77bc52007-08-15 15:39:17 -050034#define CONFIG_CMD_PING
35#define CONFIG_CMD_REGINFO
TsiChung0dca8742007-07-10 15:45:43 -050036
stany MARCEL96d94382011-10-19 00:17:13 +080037#ifdef CONFIG_NANDFLASH_SIZE
TsiChungLiewab77bc52007-08-15 15:39:17 -050038# define CONFIG_CMD_NAND
TsiChungLiew1a33ce62007-08-05 04:31:18 -050039#endif
40
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liew8e585f02007-06-18 13:50:13 -050042
43#define CONFIG_MCFFEC
44#ifdef CONFIG_MCFFEC
TsiChung Liew8e585f02007-06-18 13:50:13 -050045# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050046# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047# define CONFIG_SYS_DISCOVER_PHY
48# define CONFIG_SYS_RX_ETH_BUFFER 8
49# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew8e585f02007-06-18 13:50:13 -050050
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051# define CONFIG_SYS_FEC0_PINMUX 0
52# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020053# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
55# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew8e585f02007-06-18 13:50:13 -050056# define FECDUPLEX FULL
57# define FECSPEED _100BASET
58# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
60# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew8e585f02007-06-18 13:50:13 -050061# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew8e585f02007-06-18 13:50:13 -050063#endif
64
TsiChung Liew8e585f02007-06-18 13:50:13 -050065#define CONFIG_MCFRTC
TsiChungLiew48dbfea2007-07-05 22:39:07 -050066#undef RTC_DEBUG
TsiChung Liew8e585f02007-06-18 13:50:13 -050067
68/* Timer */
69#define CONFIG_MCFTMR
TsiChung Liew8e585f02007-06-18 13:50:13 -050070#undef CONFIG_MCFPIT
TsiChung Liew8e585f02007-06-18 13:50:13 -050071
TsiChungLieweaf9e442007-08-05 04:11:20 -050072/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020073#define CONFIG_SYS_I2C
74#define CONFIG_SYS_I2C_FSL
75#define CONFIG_SYS_FSL_I2C_SPEED 80000
76#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
77#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLieweaf9e442007-08-05 04:11:20 -050079
TsiChung Liew8e585f02007-06-18 13:50:13 -050080#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
TsiChungLiewab77bc52007-08-15 15:39:17 -050081#define CONFIG_UDP_CHECKSUM
82
TsiChung Liew8e585f02007-06-18 13:50:13 -050083#ifdef CONFIG_MCFFEC
TsiChungLieweaf9e442007-08-05 04:11:20 -050084# define CONFIG_IPADDR 192.162.1.2
85# define CONFIG_NETMASK 255.255.255.0
86# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liew8e585f02007-06-18 13:50:13 -050087# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew8e585f02007-06-18 13:50:13 -050088#endif /* FEC_ENET */
89
90#define CONFIG_HOSTNAME M5329EVB
91#define CONFIG_EXTRA_ENV_SETTINGS \
92 "netdev=eth0\0" \
93 "loadaddr=40010000\0" \
94 "u-boot=u-boot.bin\0" \
95 "load=tftp ${loadaddr) ${u-boot}\0" \
96 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080097 "prog=prot off 0 3ffff;" \
98 "era 0 3ffff;" \
TsiChung Liew8e585f02007-06-18 13:50:13 -050099 "cp.b ${loadaddr} 0 ${filesize};" \
100 "save\0" \
101 ""
102
TsiChungLieweaf9e442007-08-05 04:11:20 -0500103#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500105
TsiChungLiewab77bc52007-08-15 15:39:17 -0500106#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500108#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500110#endif
111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
113#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
114#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
115#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_CLK 80000000
118#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liew8e585f02007-06-18 13:50:13 -0500119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiew1a33ce62007-08-05 04:31:18 -0500123
TsiChung Liew8e585f02007-06-18 13:50:13 -0500124/*
125 * Low Level Configuration Settings
126 * (address mappings, register initial values, etc.)
127 * You should know what you are doing if you make changes here.
128 */
129/*-----------------------------------------------------------------------
130 * Definitions for initial stack pointer and data area (in DPRAM)
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200133#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200135#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liew8e585f02007-06-18 13:50:13 -0500137
138/*-----------------------------------------------------------------------
139 * Start addresses for the final memory configuration
140 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew8e585f02007-06-18 13:50:13 -0500142 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_SDRAM_BASE 0x40000000
144#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
145#define CONFIG_SYS_SDRAM_CFG1 0x53722730
146#define CONFIG_SYS_SDRAM_CFG2 0x56670000
147#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
148#define CONFIG_SYS_SDRAM_EMOD 0x40010000
149#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
152#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew8e585f02007-06-18 13:50:13 -0500153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
155#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
158#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500159
160/*
161 * For booting Linux, the board info and command line data
162 * have to be in the first 8 MB of memory, since this is
163 * the maximum mapped by the Linux kernel during initialization ??
164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000166#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liew8e585f02007-06-18 13:50:13 -0500167
168/*-----------------------------------------------------------------------
169 * FLASH organization
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_CFI
172#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200173# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
175# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
176# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
177# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
178# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500179#endif
180
stany MARCEL96d94382011-10-19 00:17:13 +0800181#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182# define CONFIG_SYS_MAX_NAND_DEVICE 1
183# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
184# define CONFIG_SYS_NAND_SIZE 1
185# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewab77bc52007-08-15 15:39:17 -0500186# define NAND_ALLOW_ERASE_ALL 1
187# define CONFIG_JFFS2_NAND 1
188# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewab77bc52007-08-15 15:39:17 -0500190# define CONFIG_JFFS2_PART_OFFSET 0x00000000
TsiChungLiew1a33ce62007-08-05 04:31:18 -0500191#endif
192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew8e585f02007-06-18 13:50:13 -0500194
195/* Configuration for environment
196 * Environment is embedded in u-boot in the second sector of the flash
197 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200198#define CONFIG_ENV_OFFSET 0x4000
199#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200200#define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew8e585f02007-06-18 13:50:13 -0500201
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200202#define LDS_BOARD_TEXT \
203 . = DEFINED(env_offset) ? env_offset : .; \
204 common/env_embedded.o (.text*);
205
TsiChung Liew8e585f02007-06-18 13:50:13 -0500206/*-----------------------------------------------------------------------
207 * Cache Configuration
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew8e585f02007-06-18 13:50:13 -0500210
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600211#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200212 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600213#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200214 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600215#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
216#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
217 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
218 CF_ACR_EN | CF_ACR_SM_ALL)
219#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
220 CF_CACR_DCM_P)
221
TsiChung Liew8e585f02007-06-18 13:50:13 -0500222/*-----------------------------------------------------------------------
223 * Chipselect bank definitions
224 */
225/*
226 * CS0 - NOR Flash 1, 2, 4, or 8MB
227 * CS1 - CompactFlash and registers
228 * CS2 - NAND Flash 16, 32, or 64MB
229 * CS3 - Available
230 * CS4 - Available
231 * CS5 - Available
232 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_CS0_BASE 0
234#define CONFIG_SYS_CS0_MASK 0x007f0001
235#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liew8e585f02007-06-18 13:50:13 -0500236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_CS1_BASE 0x10000000
238#define CONFIG_SYS_CS1_MASK 0x001f0001
239#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liew8e585f02007-06-18 13:50:13 -0500240
stany MARCEL96d94382011-10-19 00:17:13 +0800241#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL96d94382011-10-19 00:17:13 +0800243#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liew8e585f02007-06-18 13:50:13 -0500245#endif
246
TsiChung Liew8e585f02007-06-18 13:50:13 -0500247#endif /* _M5329EVB_H */