blob: d9c27efb17b8abbc8801ff23e845fdb13e841ea0 [file] [log] [blame]
wdenk983fda82004-10-28 00:09:35 +00001/*
2 * (C) Copyright 2004
3 * TsiChung Liew, Freescale Software Engineering, Tsi-Chung.Liew@freescale.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31#define CONFIG_MPC8220 1
32#define CONFIG_ALASKA8220 1 /* ... on Alaska board */
33
Peter Tyser4bbfd3e2010-10-07 22:32:48 -050034#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce31d82672008-05-08 19:02:12 -050035#define CONFIG_HIGH_BATS 1 /* High BATs supported */
36
wdenk983fda82004-10-28 00:09:35 +000037/* Input clock running at 30Mhz, read Hid1 for the CPU multiplier to
38 determine the CPU speed. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_MPC8220_CLKIN 30000000/* ... running at 30MHz */
40#define CONFIG_SYS_MPC8220_SYSPLL_VCO_MULTIPLIER 16 /* VCO multiplier can't be read from any register */
wdenk983fda82004-10-28 00:09:35 +000041
42#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
43#define BOOTFLAG_WARM 0x02 /* Software reboot */
44
wdenk983fda82004-10-28 00:09:35 +000045/*
46 * Serial console configuration
47 */
wdenk7680c142005-05-16 15:23:22 +000048
49/* Define this for PSC console
50#define CONFIG_PSC_CONSOLE 1
51*/
52
wdenk983fda82004-10-28 00:09:35 +000053#define CONFIG_EXTUART_CONSOLE 1
54
55#ifdef CONFIG_EXTUART_CONSOLE
wdenk7680c142005-05-16 15:23:22 +000056# define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057# define CONFIG_SYS_NS16550_SERIAL
58# define CONFIG_SYS_NS16550
59# define CONFIG_SYS_NS16550_REG_SIZE 1
60# define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CPLD_BASE + 0x1008)
61# define CONFIG_SYS_NS16550_CLK 18432000
wdenk983fda82004-10-28 00:09:35 +000062#endif
63
64#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
65
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk983fda82004-10-28 00:09:35 +000067
wdenk7680c142005-05-16 15:23:22 +000068#define CONFIG_TIMESTAMP /* Print image info with timestamp */
wdenk414eec32005-04-02 22:37:54 +000069
Jon Loeliger498ff9a2007-07-05 19:13:52 -050070
wdenk983fda82004-10-28 00:09:35 +000071/*
Jon Loeliger11799432007-07-10 09:02:57 -050072 * BOOTP options
73 */
74#define CONFIG_BOOTP_BOOTFILESIZE
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_GATEWAY
77#define CONFIG_BOOTP_HOSTNAME
78
79
80/*
Jon Loeliger498ff9a2007-07-05 19:13:52 -050081 * Command line configuration.
wdenk983fda82004-10-28 00:09:35 +000082 */
Jon Loeliger498ff9a2007-07-05 19:13:52 -050083#include <config_cmd_default.h>
84
85#define CONFIG_CMD_BOOTD
86#define CONFIG_CMD_CACHE
87#define CONFIG_CMD_DHCP
88#define CONFIG_CMD_DIAG
89#define CONFIG_CMD_EEPROM
90#define CONFIG_CMD_ELF
91#define CONFIG_CMD_I2C
92#define CONFIG_CMD_NET
93#define CONFIG_CMD_NFS
94#define CONFIG_CMD_PCI
95#define CONFIG_CMD_PING
96#define CONFIG_CMD_REGINFO
97#define CONFIG_CMD_SDRAM
98#define CONFIG_CMD_SNTP
99
wdenk983fda82004-10-28 00:09:35 +0000100
wdenk414eec32005-04-02 22:37:54 +0000101#define CONFIG_NET_MULTI
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200102#define CONFIG_MII
wdenk983fda82004-10-28 00:09:35 +0000103
wdenk983fda82004-10-28 00:09:35 +0000104/*
105 * Autobooting
106 */
107#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
108#define CONFIG_BOOTARGS "root=/dev/ram rw"
109#define CONFIG_ETHADDR 00:e0:0c:bc:e0:60
wdenke2ffd592004-12-31 09:32:47 +0000110#define CONFIG_HAS_ETH1
wdenk983fda82004-10-28 00:09:35 +0000111#define CONFIG_ETH1ADDR 00:e0:0c:bc:e0:61
112#define CONFIG_IPADDR 192.162.1.2
113#define CONFIG_NETMASK 255.255.255.0
114#define CONFIG_SERVERIP 192.162.1.1
115#define CONFIG_GATEWAYIP 192.162.1.1
116#define CONFIG_HOSTNAME Alaska
117#define CONFIG_OVERWRITE_ETHADDR_ONCE
118
119
120/*
121 * I2C configuration
122 */
123#define CONFIG_HARD_I2C 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_I2C_MODULE 1
wdenk983fda82004-10-28 00:09:35 +0000125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
127#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk983fda82004-10-28 00:09:35 +0000128
129/*
130 * EEPROM configuration
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1011000xb */
133#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
134#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
135#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk983fda82004-10-28 00:09:35 +0000136/*
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200137#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200138#define CONFIG_ENV_OFFSET 0
139#define CONFIG_ENV_SIZE 256
wdenk983fda82004-10-28 00:09:35 +0000140*/
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142/* If CONFIG_SYS_AMD_BOOT is defined, the the system will boot from AMD.
wdenk983fda82004-10-28 00:09:35 +0000143 else undefined it will boot from Intel Strata flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_AMD_BOOT 1
wdenk983fda82004-10-28 00:09:35 +0000145
146/*
147 * Flexbus Chipselect configuration
148 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#if defined (CONFIG_SYS_AMD_BOOT)
150#define CONFIG_SYS_CS0_BASE 0xfff0
151#define CONFIG_SYS_CS0_MASK 0x00080000 /* 512 KB */
152#define CONFIG_SYS_CS0_CTRL 0x003f0d40
wdenk983fda82004-10-28 00:09:35 +0000153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_CS1_BASE 0xfe00
155#define CONFIG_SYS_CS1_MASK 0x01000000 /* 16 MB */
156#define CONFIG_SYS_CS1_CTRL 0x003f1540
wdenk983fda82004-10-28 00:09:35 +0000157#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_CS0_BASE 0xff00
159#define CONFIG_SYS_CS0_MASK 0x01000000 /* 16 MB */
160#define CONFIG_SYS_CS0_CTRL 0x003f1540
wdenk983fda82004-10-28 00:09:35 +0000161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_CS1_BASE 0xfe08
163#define CONFIG_SYS_CS1_MASK 0x00080000 /* 512 KB */
164#define CONFIG_SYS_CS1_CTRL 0x003f0d40
wdenk983fda82004-10-28 00:09:35 +0000165#endif
166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_CS2_BASE 0xf100
168#define CONFIG_SYS_CS2_MASK 0x00040000
169#define CONFIG_SYS_CS2_CTRL 0x003f1140
wdenk983fda82004-10-28 00:09:35 +0000170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_CS3_BASE 0xf200
172#define CONFIG_SYS_CS3_MASK 0x00040000
173#define CONFIG_SYS_CS3_CTRL 0x003f1100
wdenk983fda82004-10-28 00:09:35 +0000174
175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH0_BASE (CONFIG_SYS_CS0_BASE << 16)
177#define CONFIG_SYS_FLASH1_BASE (CONFIG_SYS_CS1_BASE << 16)
wdenk983fda82004-10-28 00:09:35 +0000178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#if defined (CONFIG_SYS_AMD_BOOT)
180#define CONFIG_SYS_AMD_BASE CONFIG_SYS_FLASH0_BASE
181#define CONFIG_SYS_INTEL_BASE CONFIG_SYS_FLASH1_BASE + 0xf00000
182#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_AMD_BASE
wdenk983fda82004-10-28 00:09:35 +0000183#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_INTEL_BASE CONFIG_SYS_FLASH0_BASE + 0xf00000
185#define CONFIG_SYS_AMD_BASE CONFIG_SYS_FLASH1_BASE
186#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_INTEL_BASE
wdenk983fda82004-10-28 00:09:35 +0000187#endif
188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_CPLD_BASE (CONFIG_SYS_CS2_BASE << 16)
190#define CONFIG_SYS_FPGA_BASE (CONFIG_SYS_CS3_BASE << 16)
wdenk983fda82004-10-28 00:09:35 +0000191
192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max num of memory banks */
194#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenk983fda82004-10-28 00:09:35 +0000195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
197#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
198#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
199#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
200#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
wdenk983fda82004-10-28 00:09:35 +0000201
202#define PHYS_AMD_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */
203#define PHYS_INTEL_SECT_SIZE 0x00020000 /* 128 KB sectors (x2) */
204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_FLASH_CHECKSUM
wdenk983fda82004-10-28 00:09:35 +0000206/*
207 * Environment settings
208 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200209#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#if defined (CONFIG_SYS_AMD_BOOT)
211#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH0_BASE + CONFIG_SYS_CS0_MASK - PHYS_AMD_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200212#define CONFIG_ENV_SIZE PHYS_AMD_SECT_SIZE
213#define CONFIG_ENV_SECT_SIZE PHYS_AMD_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_ENV1_ADDR (CONFIG_SYS_FLASH1_BASE + CONFIG_SYS_CS1_MASK - PHYS_INTEL_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200215#define CONFIG_ENV1_SIZE PHYS_INTEL_SECT_SIZE
216#define CONFIG_ENV1_SECT_SIZE PHYS_INTEL_SECT_SIZE
wdenk983fda82004-10-28 00:09:35 +0000217#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH0_BASE + CONFIG_SYS_CS0_MASK - PHYS_INTEL_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200219#define CONFIG_ENV_SIZE PHYS_INTEL_SECT_SIZE
220#define CONFIG_ENV_SECT_SIZE PHYS_INTEL_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_ENV1_ADDR (CONFIG_SYS_FLASH1_BASE + CONFIG_SYS_CS1_MASK - PHYS_AMD_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200222#define CONFIG_ENV1_SIZE PHYS_AMD_SECT_SIZE
223#define CONFIG_ENV1_SECT_SIZE PHYS_AMD_SECT_SIZE
wdenk983fda82004-10-28 00:09:35 +0000224#endif
225
226#define CONFIG_ENV_OVERWRITE 1
227
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200228#if defined CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200229#undef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200230#undef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200231#elif defined CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200232#undef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200233#undef CONFIG_ENV_IS_IN_EEPROM
234#elif defined CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200235#undef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200236#undef CONFIG_ENV_IS_IN_FLASH
wdenk983fda82004-10-28 00:09:35 +0000237#endif
238
wdenk983fda82004-10-28 00:09:35 +0000239/*
240 * Memory map
241 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_MBAR 0xF0000000
243#define CONFIG_SYS_SDRAM_BASE 0x00000000
244#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
245#define CONFIG_SYS_SRAM_BASE (CONFIG_SYS_MBAR + 0x20000)
246#define CONFIG_SYS_SRAM_SIZE 0x8000
wdenk983fda82004-10-28 00:09:35 +0000247
248/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MBAR + 0x20000)
250#define CONFIG_SYS_INIT_RAM_END 0x8000 /* End of used area in DPRAM */
wdenk983fda82004-10-28 00:09:35 +0000251
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
253#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
254#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk983fda82004-10-28 00:09:35 +0000255
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200256#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
258# define CONFIG_SYS_RAMBOOT 1
wdenk983fda82004-10-28 00:09:35 +0000259#endif
260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
262#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
263#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk983fda82004-10-28 00:09:35 +0000264
wdenk12b43d52005-04-05 21:57:18 +0000265/* SDRAM configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_SDRAM_TOTAL_BANKS 2
267#define CONFIG_SYS_SDRAM_SPD_I2C_ADDR 0x51 /* 7bit */
268#define CONFIG_SYS_SDRAM_SPD_SIZE 0x40
269#define CONFIG_SYS_SDRAM_CAS_LATENCY 4 /* (CL=2)x2 */
wdenk7680c142005-05-16 15:23:22 +0000270
271/* SDRAM drive strength register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_SDRAM_DRIVE_STRENGTH ((DRIVE_STRENGTH_LOW << SDRAMDS_SBE_SHIFT) | \
wdenk7680c142005-05-16 15:23:22 +0000273 (DRIVE_STRENGTH_HIGH << SDRAMDS_SBC_SHIFT) | \
274 (DRIVE_STRENGTH_LOW << SDRAMDS_SBA_SHIFT) | \
275 (DRIVE_STRENGTH_OFF << SDRAMDS_SBS_SHIFT) | \
276 (DRIVE_STRENGTH_LOW << SDRAMDS_SBD_SHIFT))
wdenk12b43d52005-04-05 21:57:18 +0000277
wdenk983fda82004-10-28 00:09:35 +0000278/*
279 * Ethernet configuration
280 */
281#define CONFIG_MPC8220_FEC 1
282#define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
283#define CONFIG_PHY_ADDR 0x18
284
285
286/*
287 * Miscellaneous configurable options
288 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_LONGHELP /* undef to save memory */
290#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500291#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk983fda82004-10-28 00:09:35 +0000293#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk983fda82004-10-28 00:09:35 +0000295#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
297#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
298#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk983fda82004-10-28 00:09:35 +0000299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
301#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk983fda82004-10-28 00:09:35 +0000302
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk983fda82004-10-28 00:09:35 +0000304
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk983fda82004-10-28 00:09:35 +0000306
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8220 CPUs */
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500308#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500310#endif
311
wdenk983fda82004-10-28 00:09:35 +0000312/*
313 * Various low-level settings
314 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
316#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk983fda82004-10-28 00:09:35 +0000317
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200318/*
319 * JFFS2 partitions
320 */
321
322/* No command line, one static partition */
323/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100324#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200325#define CONFIG_JFFS2_DEV "nor0"
326#define CONFIG_JFFS2_PART_SIZE 0x00400000
327#define CONFIG_JFFS2_PART_OFFSET 0x00000000
328*/
329
330/* mtdparts command line support */
331/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100332#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200333#define MTDIDS_DEFAULT "nor0=alaska-0"
334#define MTDPARTS_DEFAULT "mtdparts=alaska-0:4m(user)"
335*/
336
wdenk983fda82004-10-28 00:09:35 +0000337#endif /* __CONFIG_H */