blob: ecb92ef216063dd6c70a39fbc16ed007984b683f [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM720 CPU-core
3 *
4 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkcdc7fea2004-07-11 22:27:55 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkfe8c2802002-11-03 00:38:21 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020026#include <asm-offsets.h>
wdenkfe8c2802002-11-03 00:38:21 +000027#include <config.h>
28#include <version.h>
wdenk39539882004-07-01 16:30:44 +000029#include <asm/hardware.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
wdenkcdc7fea2004-07-11 22:27:55 +000041_start: b reset
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
Gary Jennejohn6bd24472007-01-24 12:16:56 +010046#ifdef CONFIG_LPC2292
47 .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
48#else
wdenkfe8c2802002-11-03 00:38:21 +000049 ldr pc, _not_used
Gary Jennejohn6bd24472007-01-24 12:16:56 +010050#endif
wdenkfe8c2802002-11-03 00:38:21 +000051 ldr pc, _irq
52 ldr pc, _fiq
53
wdenkcdc7fea2004-07-11 22:27:55 +000054_undefined_instruction: .word undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +000055_software_interrupt: .word software_interrupt
56_prefetch_abort: .word prefetch_abort
57_data_abort: .word data_abort
58_not_used: .word not_used
59_irq: .word irq
60_fiq: .word fiq
61
62 .balignl 16,0xdeadbeef
63
64
65/*
66 *************************************************************************
67 *
68 * Startup Code (reset vector)
69 *
wdenkf6e20fc2004-02-08 19:38:38 +000070 * do important init only if we don't start from RAM!
wdenkfe8c2802002-11-03 00:38:21 +000071 * relocate armboot to ram
72 * setup stack
73 * jump to second stage
74 *
75 *************************************************************************
76 */
77
Heiko Schocherabef7b82010-09-17 13:10:52 +020078.globl _TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000079_TEXT_BASE:
Wolfgang Denk14d0a022010-10-07 21:51:12 +020080 .word CONFIG_SYS_TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000081
wdenkfe8c2802002-11-03 00:38:21 +000082/*
wdenkf6e20fc2004-02-08 19:38:38 +000083 * These are defined in the board-specific linker script.
Albert Aribaud3336ca62010-11-25 22:45:02 +010084 * Subtracting _start from them lets the linker put their
85 * relative position in the executable instead of leaving
86 * them null.
wdenkfe8c2802002-11-03 00:38:21 +000087 */
Albert Aribaud3336ca62010-11-25 22:45:02 +010088.globl _bss_start_ofs
89_bss_start_ofs:
90 .word __bss_start - _start
wdenkf6e20fc2004-02-08 19:38:38 +000091
Albert Aribaud3336ca62010-11-25 22:45:02 +010092.globl _bss_end_ofs
93_bss_end_ofs:
Po-Yu Chuang44c6e652011-03-01 22:59:59 +000094 .word __bss_end__ - _start
wdenkfe8c2802002-11-03 00:38:21 +000095
Po-Yu Chuangf326cbb2011-03-01 23:02:04 +000096.globl _end_ofs
97_end_ofs:
98 .word _end - _start
99
wdenkfe8c2802002-11-03 00:38:21 +0000100#ifdef CONFIG_USE_IRQ
101/* IRQ stack memory (calculated at run-time) */
102.globl IRQ_STACK_START
103IRQ_STACK_START:
104 .word 0x0badc0de
105
106/* IRQ stack memory (calculated at run-time) */
107.globl FIQ_STACK_START
108FIQ_STACK_START:
109 .word 0x0badc0de
110#endif
111
Heiko Schocherabef7b82010-09-17 13:10:52 +0200112/* IRQ stack memory (calculated at run-time) + 8 bytes */
113.globl IRQ_STACK_START_IN
114IRQ_STACK_START_IN:
115 .word 0x0badc0de
116
Heiko Schocherabef7b82010-09-17 13:10:52 +0200117/*
118 * the actual reset code
119 */
120
121reset:
122 /*
123 * set the cpu to SVC32 mode
124 */
125 mrs r0,cpsr
126 bic r0,r0,#0x1f
127 orr r0,r0,#0xd3
128 msr cpsr,r0
129
130 /*
131 * we do sys-critical inits only at reboot,
132 * not when booting from ram!
133 */
134#ifndef CONFIG_SKIP_LOWLEVEL_INIT
135 bl cpu_init_crit
136#endif
137
138#ifdef CONFIG_LPC2292
139 bl lowlevel_init
140#endif
141
142/* Set stackpointer in internal RAM to call board_init_f */
143call_board_init_f:
144 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher296cae72010-11-12 07:53:55 +0100145 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200146 ldr r0,=0x00000000
147 bl board_init_f
148
149/*------------------------------------------------------------------------------*/
150
151/*
152 * void relocate_code (addr_sp, gd, addr_moni)
153 *
154 * This "function" does not return, instead it continues in RAM
155 * after relocating the monitor code.
156 *
157 */
158 .globl relocate_code
159relocate_code:
160 mov r4, r0 /* save addr_sp */
161 mov r5, r1 /* save addr of gd */
162 mov r6, r2 /* save addr of destination */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200163
164 /* Set up the stack */
165stack_setup:
166 mov sp, r4
167
168 adr r0, _start
Andreas Bießmanna1a47d32010-12-01 00:58:34 +0100169 cmp r0, r6
170 beq clear_bss /* skip relocation */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100171 mov r1, r6 /* r1 <- scratch for copy_loop */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100172 ldr r3, _bss_start_ofs
173 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200174
Heiko Schocherabef7b82010-09-17 13:10:52 +0200175copy_loop:
176 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100177 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaudda90d4c2010-10-05 16:06:39 +0200178 cmp r0, r2 /* until source end address [r2] */
179 blo copy_loop
Heiko Schocherabef7b82010-09-17 13:10:52 +0200180
Aneesh V401bb302011-07-13 05:11:07 +0000181#ifndef CONFIG_SPL_BUILD
Albert Aribaud3336ca62010-11-25 22:45:02 +0100182 /*
183 * fix .rel.dyn relocations
184 */
185 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100186 sub r9, r6, r0 /* r9 <- relocation offset */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100187 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
188 add r10, r10, r0 /* r10 <- sym table in FLASH */
189 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
190 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
191 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
192 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200193fixloop:
Albert Aribaud3336ca62010-11-25 22:45:02 +0100194 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
195 add r0, r0, r9 /* r0 <- location to fix up in RAM */
196 ldr r1, [r2, #4]
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100197 and r7, r1, #0xff
198 cmp r7, #23 /* relative fixup? */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100199 beq fixrel
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100200 cmp r7, #2 /* absolute fixup? */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100201 beq fixabs
202 /* ignore unknown type of fixup */
203 b fixnext
204fixabs:
205 /* absolute fix: set location to (offset) symbol value */
206 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
207 add r1, r10, r1 /* r1 <- address of symbol in table */
208 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk36009452010-12-09 11:26:24 +0100209 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100210 b fixnext
211fixrel:
212 /* relative fix: increase location by offset */
213 ldr r1, [r0]
214 add r1, r1, r9
215fixnext:
216 str r1, [r0]
217 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200218 cmp r2, r3
Wolfgang Denk79e63132010-10-23 23:22:38 +0200219 blo fixloop
Heiko Schocherabef7b82010-09-17 13:10:52 +0200220#endif
Heiko Schocherabef7b82010-09-17 13:10:52 +0200221
222clear_bss:
Aneesh V401bb302011-07-13 05:11:07 +0000223#ifndef CONFIG_SPL_BUILD
Albert Aribaud3336ca62010-11-25 22:45:02 +0100224 ldr r0, _bss_start_ofs
225 ldr r1, _bss_end_ofs
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100226 mov r4, r6 /* reloc addr */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200227 add r0, r0, r4
Heiko Schocherabef7b82010-09-17 13:10:52 +0200228 add r1, r1, r4
229 mov r2, #0x00000000 /* clear */
230
231clbss_l:str r2, [r0] /* clear loop... */
232 add r0, r0, #4
233 cmp r0, r1
234 bne clbss_l
235
236 bl coloured_LED_init
237 bl red_LED_on
238#endif
239
240/*
241 * We are done. Do not return, instead branch to second part of board
242 * initialization, now running from RAM.
243 */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100244 ldr r0, _board_init_r_ofs
245 adr r1, _start
246 add lr, r0, r1
247 add lr, lr, r9
Heiko Schocherabef7b82010-09-17 13:10:52 +0200248 /* setup parameters for board_init_r */
249 mov r0, r5 /* gd_t */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100250 mov r1, r6 /* dest_addr */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200251 /* jump to it ... */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200252 mov pc, lr
253
Albert Aribaud3336ca62010-11-25 22:45:02 +0100254_board_init_r_ofs:
255 .word board_init_r - _start
256
257_rel_dyn_start_ofs:
258 .word __rel_dyn_start - _start
259_rel_dyn_end_ofs:
260 .word __rel_dyn_end - _start
261_dynsym_start_ofs:
262 .word __dynsym_start - _start
Heiko Schocherabef7b82010-09-17 13:10:52 +0200263
wdenkfe8c2802002-11-03 00:38:21 +0000264/*
265 *************************************************************************
266 *
267 * CPU_init_critical registers
268 *
269 * setup important registers
270 * setup memory timing
271 *
272 *************************************************************************
273 */
274
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200275#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
wdenkfe8c2802002-11-03 00:38:21 +0000276
Mike Williams16263082011-07-22 04:01:30 +0000277/* Interrupt-Controller base addresses */
wdenkfe8c2802002-11-03 00:38:21 +0000278INTMR1: .word 0x80000280 @ 32 bit size
279INTMR2: .word 0x80001280 @ 16 bit size
280INTMR3: .word 0x80002280 @ 8 bit size
281
282/* SYSCONs */
283SYSCON1: .word 0x80000100
284SYSCON2: .word 0x80001100
285SYSCON3: .word 0x80002200
286
287#define CLKCTL 0x6 /* mask */
288#define CLKCTL_18 0x0 /* 18.432 MHz */
289#define CLKCTL_36 0x2 /* 36.864 MHz */
290#define CLKCTL_49 0x4 /* 49.152 MHz */
291#define CLKCTL_73 0x6 /* 73.728 MHz */
292
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100293#elif defined(CONFIG_LPC2292)
294PLLCFG_ADR: .word PLLCFG
295PLLFEED_ADR: .word PLLFEED
296PLLCON_ADR: .word PLLCON
297PLLSTAT_ADR: .word PLLSTAT
298VPBDIV_ADR: .word VPBDIV
299MEMMAP_ADR: .word MEMMAP
300
wdenk39539882004-07-01 16:30:44 +0000301#endif
302
wdenkfe8c2802002-11-03 00:38:21 +0000303cpu_init_crit:
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200304#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
wdenk39539882004-07-01 16:30:44 +0000305
wdenkfe8c2802002-11-03 00:38:21 +0000306 /*
307 * mask all IRQs by clearing all bits in the INTMRs
308 */
309 mov r1, #0x00
310 ldr r0, INTMR1
311 str r1, [r0]
312 ldr r0, INTMR2
313 str r1, [r0]
314 ldr r0, INTMR3
315 str r1, [r0]
316
317 /*
318 * flush v4 I/D caches
319 */
320 mov r0, #0
321 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
322 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
323
324 /*
325 * disable MMU stuff and caches
326 */
327 mrc p15,0,r0,c1,c0
328 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
329 bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
330 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
331 mcr p15,0,r0,c1,c0
wdenk39539882004-07-01 16:30:44 +0000332#elif defined(CONFIG_NETARM)
wdenk2d1a5372004-02-23 19:30:57 +0000333 /*
334 * prior to software reset : need to set pin PORTC4 to be *HRESET
335 */
336 ldr r0, =NETARM_GEN_MODULE_BASE
337 ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
338 NETARM_GEN_PORT_DIR(0x10))
339 str r1, [r0, #+NETARM_GEN_PORTC]
340 /*
341 * software reset : see HW Ref. Guide 8.2.4 : Software Service register
wdenkcdc7fea2004-07-11 22:27:55 +0000342 * for an explanation of this process
wdenk2d1a5372004-02-23 19:30:57 +0000343 */
344 ldr r0, =NETARM_GEN_MODULE_BASE
345 ldr r1, =NETARM_GEN_SW_SVC_RESETA
346 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
347 ldr r1, =NETARM_GEN_SW_SVC_RESETB
348 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
349 ldr r1, =NETARM_GEN_SW_SVC_RESETA
350 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
351 ldr r1, =NETARM_GEN_SW_SVC_RESETB
352 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
353 /*
354 * setup PLL and System Config
355 */
356 ldr r0, =NETARM_GEN_MODULE_BASE
357
358 ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
359 NETARM_GEN_SYS_CFG_BUSFULL | \
360 NETARM_GEN_SYS_CFG_USER_EN | \
361 NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
362 NETARM_GEN_SYS_CFG_BUSARB_INT | \
363 NETARM_GEN_SYS_CFG_BUSMON_EN )
364
365 str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
366
Wolfgang Denk3df5bea2005-10-09 01:41:48 +0200367#ifndef CONFIG_NETARM_PLL_BYPASS
wdenk2d1a5372004-02-23 19:30:57 +0000368 ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
369 NETARM_GEN_PLL_CTL_POLTST_DEF | \
370 NETARM_GEN_PLL_CTL_INDIV(1) | \
371 NETARM_GEN_PLL_CTL_ICP_DEF | \
372 NETARM_GEN_PLL_CTL_OUTDIV(2) )
373 str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
Wolfgang Denk3df5bea2005-10-09 01:41:48 +0200374#endif
375
wdenk2d1a5372004-02-23 19:30:57 +0000376 /*
377 * mask all IRQs by clearing all bits in the INTMRs
378 */
379 mov r1, #0
380 ldr r0, =NETARM_GEN_MODULE_BASE
381 str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
wdenk39539882004-07-01 16:30:44 +0000382
383#elif defined(CONFIG_S3C4510B)
384
385 /*
386 * Mask off all IRQ sources
387 */
388 ldr r1, =REG_INTMASK
389 ldr r0, =0x3FFFFF
390 str r0, [r1]
391
392 /*
393 * Disable Cache
394 */
395 ldr r0, =REG_SYSCFG
wdenkcdc7fea2004-07-11 22:27:55 +0000396 ldr r1, =0x83ffffa0 /* cache-disabled */
wdenk39539882004-07-01 16:30:44 +0000397 str r1, [r0]
398
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200399#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
400 /* No specific initialisation for IntegratorAP/CM720T as yet */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100401#elif defined(CONFIG_LPC2292)
402 /* Set-up PLL */
403 mov r3, #0xAA
404 mov r4, #0x55
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100405 /* First disconnect and disable the PLL */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100406 ldr r0, PLLCON_ADR
407 mov r1, #0x00
408 str r1, [r0]
409 ldr r0, PLLFEED_ADR /* start feed sequence */
410 str r3, [r0]
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100411 str r4, [r0] /* feed sequence done */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100412 /* Set new M and P values */
413 ldr r0, PLLCFG_ADR
414 mov r1, #0x23 /* M=4 and P=2 */
415 str r1, [r0]
416 ldr r0, PLLFEED_ADR /* start feed sequence */
417 str r3, [r0]
418 str r4, [r0] /* feed sequence done */
419 /* Then enable the PLL */
420 ldr r0, PLLCON_ADR
421 mov r1, #0x01 /* PLL enable bit */
422 str r1, [r0]
423 ldr r0, PLLFEED_ADR /* start feed sequence */
424 str r3, [r0]
425 str r4, [r0] /* feed sequence done */
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100426 /* Wait for the lock */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100427 ldr r0, PLLSTAT_ADR
428 mov r1, #0x400 /* lock bit */
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100429lock_loop:
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100430 ldr r2, [r0]
431 and r2, r1, r2
432 cmp r2, #0
433 beq lock_loop
434 /* And finally connect the PLL */
435 ldr r0, PLLCON_ADR
436 mov r1, #0x03 /* PLL enable bit and connect bit */
437 str r1, [r0]
438 ldr r0, PLLFEED_ADR /* start feed sequence */
439 str r3, [r0]
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100440 str r4, [r0] /* feed sequence done */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100441 /* Set-up VPBDIV register */
442 ldr r0, VPBDIV_ADR
443 mov r1, #0x01 /* VPB clock is same as process clock */
444 str r1, [r0]
wdenk39539882004-07-01 16:30:44 +0000445#else
446#error No cpu_init_crit() defined for current CPU type
447#endif
wdenkfe8c2802002-11-03 00:38:21 +0000448
449#ifdef CONFIG_ARM7_REVD
450 /* set clock speed */
451 /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
452 /* !!! not doing DRAM refresh properly! */
453 ldr r0, SYSCON3
454 ldr r1, [r0]
455 bic r1, r1, #CLKCTL
456 orr r1, r1, #CLKCTL_36
457 str r1, [r0]
458#endif
459
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100460#ifndef CONFIG_LPC2292
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200461 mov ip, lr
wdenkfe8c2802002-11-03 00:38:21 +0000462 /*
463 * before relocating, we have to setup RAM timing
wdenkf6e20fc2004-02-08 19:38:38 +0000464 * because memory timing is board-dependent, you will
wdenk400558b2005-04-02 23:52:25 +0000465 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000466 */
wdenk400558b2005-04-02 23:52:25 +0000467 bl lowlevel_init
wdenkfe8c2802002-11-03 00:38:21 +0000468 mov lr, ip
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100469#endif
wdenkfe8c2802002-11-03 00:38:21 +0000470
471 mov pc, lr
472
473
wdenkfe8c2802002-11-03 00:38:21 +0000474/*
475 *************************************************************************
476 *
477 * Interrupt handling
478 *
479 *************************************************************************
480 */
481
482@
483@ IRQ stack frame.
484@
485#define S_FRAME_SIZE 72
486
487#define S_OLD_R0 68
488#define S_PSR 64
489#define S_PC 60
490#define S_LR 56
491#define S_SP 52
492
493#define S_IP 48
494#define S_FP 44
495#define S_R10 40
496#define S_R9 36
497#define S_R8 32
498#define S_R7 28
499#define S_R6 24
500#define S_R5 20
501#define S_R4 16
502#define S_R3 12
503#define S_R2 8
504#define S_R1 4
505#define S_R0 0
506
507#define MODE_SVC 0x13
508#define I_BIT 0x80
509
510/*
511 * use bad_save_user_regs for abort/prefetch/undef/swi ...
512 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
513 */
514
515 .macro bad_save_user_regs
516 sub sp, sp, #S_FRAME_SIZE
517 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkcdc7fea2004-07-11 22:27:55 +0000518 add r8, sp, #S_PC
wdenkfe8c2802002-11-03 00:38:21 +0000519
Heiko Schocherabef7b82010-09-17 13:10:52 +0200520 ldr r2, IRQ_STACK_START_IN
wdenkcdc7fea2004-07-11 22:27:55 +0000521 ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
wdenkfe8c2802002-11-03 00:38:21 +0000522 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
523
524 add r5, sp, #S_SP
525 mov r1, lr
wdenkcdc7fea2004-07-11 22:27:55 +0000526 stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
wdenkfe8c2802002-11-03 00:38:21 +0000527 mov r0, sp
528 .endm
529
530 .macro irq_save_user_regs
531 sub sp, sp, #S_FRAME_SIZE
532 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkcdc7fea2004-07-11 22:27:55 +0000533 add r8, sp, #S_PC
534 stmdb r8, {sp, lr}^ @ Calling SP, LR
535 str lr, [r8, #0] @ Save calling PC
536 mrs r6, spsr
537 str r6, [r8, #4] @ Save CPSR
538 str r0, [r8, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000539 mov r0, sp
540 .endm
541
542 .macro irq_restore_user_regs
543 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
544 mov r0, r0
545 ldr lr, [sp, #S_PC] @ Get PC
546 add sp, sp, #S_FRAME_SIZE
547 subs pc, lr, #4 @ return & move spsr_svc into cpsr
548 .endm
549
550 .macro get_bad_stack
Heiko Schocherabef7b82010-09-17 13:10:52 +0200551 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenkfe8c2802002-11-03 00:38:21 +0000552
553 str lr, [r13] @ save caller lr / spsr
554 mrs lr, spsr
wdenkcdc7fea2004-07-11 22:27:55 +0000555 str lr, [r13, #4]
wdenkfe8c2802002-11-03 00:38:21 +0000556
557 mov r13, #MODE_SVC @ prepare SVC-Mode
558 msr spsr_c, r13
559 mov lr, pc
560 movs pc, lr
561 .endm
562
563 .macro get_irq_stack @ setup IRQ stack
564 ldr sp, IRQ_STACK_START
565 .endm
566
567 .macro get_fiq_stack @ setup FIQ stack
568 ldr sp, FIQ_STACK_START
569 .endm
570
571/*
572 * exception handlers
573 */
wdenkcdc7fea2004-07-11 22:27:55 +0000574 .align 5
wdenkfe8c2802002-11-03 00:38:21 +0000575undefined_instruction:
576 get_bad_stack
577 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000578 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000579
580 .align 5
581software_interrupt:
582 get_bad_stack
583 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000584 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000585
586 .align 5
587prefetch_abort:
588 get_bad_stack
589 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000590 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000591
592 .align 5
593data_abort:
594 get_bad_stack
595 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000596 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000597
598 .align 5
599not_used:
600 get_bad_stack
601 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000602 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000603
604#ifdef CONFIG_USE_IRQ
605
606 .align 5
607irq:
608 get_irq_stack
609 irq_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000610 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000611 irq_restore_user_regs
612
613 .align 5
614fiq:
615 get_fiq_stack
616 /* someone ought to write a more effiction fiq_save_user_regs */
617 irq_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000618 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000619 irq_restore_user_regs
620
621#else
622
623 .align 5
624irq:
625 get_bad_stack
626 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000627 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000628
629 .align 5
630fiq:
631 get_bad_stack
632 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000633 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000634
635#endif
636
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200637#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
wdenkfe8c2802002-11-03 00:38:21 +0000638 .align 5
639.globl reset_cpu
640reset_cpu:
wdenkcdc7fea2004-07-11 22:27:55 +0000641 mov ip, #0
642 mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
643 mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
644 mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
645 bic ip, ip, #0x000f @ ............wcam
646 bic ip, ip, #0x2100 @ ..v....s........
647 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
648 mov pc, r0
wdenk39539882004-07-01 16:30:44 +0000649#elif defined(CONFIG_NETARM)
650 .align 5
651.globl reset_cpu
652reset_cpu:
wdenk2d1a5372004-02-23 19:30:57 +0000653 ldr r1, =NETARM_MEM_MODULE_BASE
654 ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
655 ldr r1, =0xFFFFF000
656 and r0, r1, r0
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200657 ldr r1, =(relocate-CONFIG_SYS_TEXT_BASE)
wdenk2d1a5372004-02-23 19:30:57 +0000658 add r0, r1, r0
659 ldr r4, =NETARM_GEN_MODULE_BASE
660 ldr r1, =NETARM_GEN_SW_SVC_RESETA
661 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
662 ldr r1, =NETARM_GEN_SW_SVC_RESETB
663 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
664 ldr r1, =NETARM_GEN_SW_SVC_RESETA
665 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
666 ldr r1, =NETARM_GEN_SW_SVC_RESETB
667 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
668 mov pc, r0
wdenk39539882004-07-01 16:30:44 +0000669#elif defined(CONFIG_S3C4510B)
670/* Nothing done here as reseting the CPU is board specific, depending
671 * on external peripherals such as watchdog timers, etc. */
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200672#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
673 /* No specific reset actions for IntegratorAP/CM720T as yet */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100674#elif defined(CONFIG_LPC2292)
675 .align 5
676.globl reset_cpu
677reset_cpu:
678 mov pc, r0
wdenk39539882004-07-01 16:30:44 +0000679#else
680#error No reset_cpu() defined for current CPU type
wdenk2d1a5372004-02-23 19:30:57 +0000681#endif