Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 1 | /* |
| 2 | * NAND driver for TI DaVinci based boards. |
| 3 | * |
| 4 | * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> |
| 5 | * |
| 6 | * Based on Linux DaVinci NAND driver by TI. Original copyright follows: |
| 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * |
| 11 | * linux/drivers/mtd/nand/nand_davinci.c |
| 12 | * |
| 13 | * NAND Flash Driver |
| 14 | * |
| 15 | * Copyright (C) 2006 Texas Instruments. |
| 16 | * |
| 17 | * ---------------------------------------------------------------------------- |
| 18 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 19 | * SPDX-License-Identifier: GPL-2.0+ |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 20 | * |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 21 | * ---------------------------------------------------------------------------- |
| 22 | * |
| 23 | * Overview: |
| 24 | * This is a device driver for the NAND flash device found on the |
| 25 | * DaVinci board which utilizes the Samsung k9k2g08 part. |
| 26 | * |
| 27 | Modifications: |
| 28 | ver. 1.0: Feb 2005, Vinod/Sudhakar |
| 29 | - |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 30 | */ |
| 31 | |
| 32 | #include <common.h> |
William Juul | cfa460a | 2007-10-31 13:53:06 +0100 | [diff] [blame] | 33 | #include <asm/io.h> |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 34 | #include <nand.h> |
Khoronzhuk, Ivan | 3e01ed0 | 2014-06-07 04:22:52 +0300 | [diff] [blame] | 35 | #include <asm/ti-common/davinci_nand.h> |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 36 | |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 37 | /* Definitions for 4-bit hardware ECC */ |
| 38 | #define NAND_TIMEOUT 10240 |
| 39 | #define NAND_ECC_BUSY 0xC |
| 40 | #define NAND_4BITECC_MASK 0x03FF03FF |
| 41 | #define EMIF_NANDFSR_ECC_STATE_MASK 0x00000F00 |
| 42 | #define ECC_STATE_NO_ERR 0x0 |
| 43 | #define ECC_STATE_TOO_MANY_ERRS 0x1 |
| 44 | #define ECC_STATE_ERR_CORR_COMP_P 0x2 |
| 45 | #define ECC_STATE_ERR_CORR_COMP_N 0x3 |
| 46 | |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 47 | /* |
| 48 | * Exploit the little endianness of the ARM to do multi-byte transfers |
| 49 | * per device read. This can perform over twice as quickly as individual |
| 50 | * byte transfers when buffer alignment is conducive. |
| 51 | * |
| 52 | * NOTE: This only works if the NAND is not connected to the 2 LSBs of |
| 53 | * the address bus. On Davinci EVM platforms this has always been true. |
| 54 | */ |
| 55 | static void nand_davinci_read_buf(struct mtd_info *mtd, uint8_t *buf, int len) |
| 56 | { |
Scott Wood | 17cb4b8 | 2016-05-30 13:57:56 -0500 | [diff] [blame] | 57 | struct nand_chip *chip = mtd_to_nand(mtd); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 58 | const u32 *nand = chip->IO_ADDR_R; |
| 59 | |
| 60 | /* Make sure that buf is 32 bit aligned */ |
| 61 | if (((int)buf & 0x3) != 0) { |
| 62 | if (((int)buf & 0x1) != 0) { |
| 63 | if (len) { |
| 64 | *buf = readb(nand); |
| 65 | buf += 1; |
| 66 | len--; |
| 67 | } |
| 68 | } |
| 69 | |
| 70 | if (((int)buf & 0x3) != 0) { |
| 71 | if (len >= 2) { |
| 72 | *(u16 *)buf = readw(nand); |
| 73 | buf += 2; |
| 74 | len -= 2; |
| 75 | } |
| 76 | } |
| 77 | } |
| 78 | |
| 79 | /* copy aligned data */ |
| 80 | while (len >= 4) { |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 81 | *(u32 *)buf = __raw_readl(nand); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 82 | buf += 4; |
| 83 | len -= 4; |
| 84 | } |
| 85 | |
| 86 | /* mop up any remaining bytes */ |
| 87 | if (len) { |
| 88 | if (len >= 2) { |
| 89 | *(u16 *)buf = readw(nand); |
| 90 | buf += 2; |
| 91 | len -= 2; |
| 92 | } |
| 93 | |
| 94 | if (len) |
| 95 | *buf = readb(nand); |
| 96 | } |
| 97 | } |
| 98 | |
| 99 | static void nand_davinci_write_buf(struct mtd_info *mtd, const uint8_t *buf, |
| 100 | int len) |
| 101 | { |
Scott Wood | 17cb4b8 | 2016-05-30 13:57:56 -0500 | [diff] [blame] | 102 | struct nand_chip *chip = mtd_to_nand(mtd); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 103 | const u32 *nand = chip->IO_ADDR_W; |
| 104 | |
| 105 | /* Make sure that buf is 32 bit aligned */ |
| 106 | if (((int)buf & 0x3) != 0) { |
| 107 | if (((int)buf & 0x1) != 0) { |
| 108 | if (len) { |
| 109 | writeb(*buf, nand); |
| 110 | buf += 1; |
| 111 | len--; |
| 112 | } |
| 113 | } |
| 114 | |
| 115 | if (((int)buf & 0x3) != 0) { |
| 116 | if (len >= 2) { |
| 117 | writew(*(u16 *)buf, nand); |
| 118 | buf += 2; |
| 119 | len -= 2; |
| 120 | } |
| 121 | } |
| 122 | } |
| 123 | |
| 124 | /* copy aligned data */ |
| 125 | while (len >= 4) { |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 126 | __raw_writel(*(u32 *)buf, nand); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 127 | buf += 4; |
| 128 | len -= 4; |
| 129 | } |
| 130 | |
| 131 | /* mop up any remaining bytes */ |
| 132 | if (len) { |
| 133 | if (len >= 2) { |
| 134 | writew(*(u16 *)buf, nand); |
| 135 | buf += 2; |
| 136 | len -= 2; |
| 137 | } |
| 138 | |
| 139 | if (len) |
| 140 | writeb(*buf, nand); |
| 141 | } |
| 142 | } |
| 143 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 144 | static void nand_davinci_hwcontrol(struct mtd_info *mtd, int cmd, |
| 145 | unsigned int ctrl) |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 146 | { |
Scott Wood | 17cb4b8 | 2016-05-30 13:57:56 -0500 | [diff] [blame] | 147 | struct nand_chip *this = mtd_to_nand(mtd); |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 148 | u_int32_t IO_ADDR_W = (u_int32_t)this->IO_ADDR_W; |
| 149 | |
William Juul | cfa460a | 2007-10-31 13:53:06 +0100 | [diff] [blame] | 150 | if (ctrl & NAND_CTRL_CHANGE) { |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 151 | IO_ADDR_W &= ~(MASK_ALE|MASK_CLE); |
| 152 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 153 | if (ctrl & NAND_CLE) |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 154 | IO_ADDR_W |= MASK_CLE; |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 155 | if (ctrl & NAND_ALE) |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 156 | IO_ADDR_W |= MASK_ALE; |
William Juul | cfa460a | 2007-10-31 13:53:06 +0100 | [diff] [blame] | 157 | this->IO_ADDR_W = (void __iomem *) IO_ADDR_W; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 158 | } |
| 159 | |
William Juul | 5e1dae5 | 2007-11-09 13:32:30 +0100 | [diff] [blame] | 160 | if (cmd != NAND_CMD_NONE) |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 161 | writeb(cmd, IO_ADDR_W); |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 162 | } |
| 163 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #ifdef CONFIG_SYS_NAND_HW_ECC |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 165 | |
Laurence Withers | 6016194 | 2011-09-26 16:02:30 +0000 | [diff] [blame] | 166 | static u_int32_t nand_davinci_readecc(struct mtd_info *mtd) |
| 167 | { |
| 168 | u_int32_t ecc = 0; |
| 169 | |
| 170 | ecc = __raw_readl(&(davinci_emif_regs->nandfecc[ |
| 171 | CONFIG_SYS_NAND_CS - 2])); |
| 172 | |
| 173 | return ecc; |
| 174 | } |
| 175 | |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 176 | static void nand_davinci_enable_hwecc(struct mtd_info *mtd, int mode) |
| 177 | { |
Nick Thompson | 97f4eb8 | 2009-12-12 12:12:26 -0500 | [diff] [blame] | 178 | u_int32_t val; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 179 | |
Laurence Withers | 6016194 | 2011-09-26 16:02:30 +0000 | [diff] [blame] | 180 | /* reading the ECC result register resets the ECC calculation */ |
| 181 | nand_davinci_readecc(mtd); |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 182 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 183 | val = __raw_readl(&davinci_emif_regs->nandfcr); |
Nick Thompson | 26be2c5 | 2009-12-12 12:13:10 -0500 | [diff] [blame] | 184 | val |= DAVINCI_NANDFCR_NAND_ENABLE(CONFIG_SYS_NAND_CS); |
Nick Thompson | 97f4eb8 | 2009-12-12 12:12:26 -0500 | [diff] [blame] | 185 | val |= DAVINCI_NANDFCR_1BIT_ECC_START(CONFIG_SYS_NAND_CS); |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 186 | __raw_writel(val, &davinci_emif_regs->nandfcr); |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 187 | } |
| 188 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 189 | static int nand_davinci_calculate_ecc(struct mtd_info *mtd, const u_char *dat, |
| 190 | u_char *ecc_code) |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 191 | { |
| 192 | u_int32_t tmp; |
Hugo Villeneuve | 9b05aa7 | 2008-08-30 17:06:55 -0400 | [diff] [blame] | 193 | |
Laurence Withers | 6016194 | 2011-09-26 16:02:30 +0000 | [diff] [blame] | 194 | tmp = nand_davinci_readecc(mtd); |
Hugo Villeneuve | 9b05aa7 | 2008-08-30 17:06:55 -0400 | [diff] [blame] | 195 | |
| 196 | /* Squeeze 4 bytes ECC into 3 bytes by removing RESERVED bits |
| 197 | * and shifting. RESERVED bits are 31 to 28 and 15 to 12. */ |
| 198 | tmp = (tmp & 0x00000fff) | ((tmp & 0x0fff0000) >> 4); |
| 199 | |
| 200 | /* Invert so that erased block ECC is correct */ |
| 201 | tmp = ~tmp; |
| 202 | |
| 203 | *ecc_code++ = tmp; |
| 204 | *ecc_code++ = tmp >> 8; |
| 205 | *ecc_code++ = tmp >> 16; |
David Brownell | 6e29ed8 | 2009-04-28 13:19:53 -0700 | [diff] [blame] | 206 | |
| 207 | /* NOTE: the above code matches mainline Linux: |
| 208 | * .PQR.stu ==> ~PQRstu |
| 209 | * |
| 210 | * MontaVista/TI kernels encode those bytes differently, use |
| 211 | * complicated (and allegedly sometimes-wrong) correction code, |
| 212 | * and usually shipped with U-Boot that uses software ECC: |
| 213 | * .PQR.stu ==> PsQRtu |
| 214 | * |
| 215 | * If you need MV/TI compatible NAND I/O in U-Boot, it should |
| 216 | * be possible to (a) change the mangling above, (b) reverse |
| 217 | * that mangling in nand_davinci_correct_data() below. |
| 218 | */ |
| 219 | |
| 220 | return 0; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 221 | } |
| 222 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 223 | static int nand_davinci_correct_data(struct mtd_info *mtd, u_char *dat, |
| 224 | u_char *read_ecc, u_char *calc_ecc) |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 225 | { |
Scott Wood | 17cb4b8 | 2016-05-30 13:57:56 -0500 | [diff] [blame] | 226 | struct nand_chip *this = mtd_to_nand(mtd); |
Hugo Villeneuve | 9b05aa7 | 2008-08-30 17:06:55 -0400 | [diff] [blame] | 227 | u_int32_t ecc_nand = read_ecc[0] | (read_ecc[1] << 8) | |
| 228 | (read_ecc[2] << 16); |
| 229 | u_int32_t ecc_calc = calc_ecc[0] | (calc_ecc[1] << 8) | |
| 230 | (calc_ecc[2] << 16); |
| 231 | u_int32_t diff = ecc_calc ^ ecc_nand; |
| 232 | |
| 233 | if (diff) { |
| 234 | if ((((diff >> 12) ^ diff) & 0xfff) == 0xfff) { |
| 235 | /* Correctable error */ |
| 236 | if ((diff >> (12 + 3)) < this->ecc.size) { |
| 237 | uint8_t find_bit = 1 << ((diff >> 12) & 7); |
| 238 | uint32_t find_byte = diff >> (12 + 3); |
| 239 | |
| 240 | dat[find_byte] ^= find_bit; |
Masahiro Yamada | 166cae2 | 2017-10-18 00:10:48 +0900 | [diff] [blame^] | 241 | pr_debug("Correcting single " |
Hugo Villeneuve | 9b05aa7 | 2008-08-30 17:06:55 -0400 | [diff] [blame] | 242 | "bit ECC error at offset: %d, bit: " |
| 243 | "%d\n", find_byte, find_bit); |
| 244 | return 1; |
| 245 | } else { |
Scott Wood | ceee07b | 2016-05-30 13:57:58 -0500 | [diff] [blame] | 246 | return -EBADMSG; |
Hugo Villeneuve | 9b05aa7 | 2008-08-30 17:06:55 -0400 | [diff] [blame] | 247 | } |
| 248 | } else if (!(diff & (diff - 1))) { |
| 249 | /* Single bit ECC error in the ECC itself, |
| 250 | nothing to fix */ |
Masahiro Yamada | 166cae2 | 2017-10-18 00:10:48 +0900 | [diff] [blame^] | 251 | pr_debug("Single bit ECC error in " "ECC.\n"); |
Hugo Villeneuve | 9b05aa7 | 2008-08-30 17:06:55 -0400 | [diff] [blame] | 252 | return 1; |
| 253 | } else { |
| 254 | /* Uncorrectable error */ |
Masahiro Yamada | 166cae2 | 2017-10-18 00:10:48 +0900 | [diff] [blame^] | 255 | pr_debug("ECC UNCORRECTED_ERROR 1\n"); |
Scott Wood | ceee07b | 2016-05-30 13:57:58 -0500 | [diff] [blame] | 256 | return -EBADMSG; |
Hugo Villeneuve | 9b05aa7 | 2008-08-30 17:06:55 -0400 | [diff] [blame] | 257 | } |
| 258 | } |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 259 | return 0; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 260 | } |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 261 | #endif /* CONFIG_SYS_NAND_HW_ECC */ |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 262 | |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 263 | #ifdef CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST |
| 264 | static struct nand_ecclayout nand_davinci_4bit_layout_oobfirst = { |
Sandeep Paulraj | 10a5a799 | 2009-11-19 23:04:42 -0500 | [diff] [blame] | 265 | #if defined(CONFIG_SYS_NAND_PAGE_2K) |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 266 | .eccbytes = 40, |
Heiko Schocher | 2fff63c | 2013-09-06 05:21:23 +0200 | [diff] [blame] | 267 | #ifdef CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC |
| 268 | .eccpos = { |
| 269 | 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, |
| 270 | 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, |
| 271 | 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, |
| 272 | 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, |
| 273 | }, |
| 274 | .oobfree = { |
| 275 | {2, 4}, {16, 6}, {32, 6}, {48, 6}, |
| 276 | }, |
| 277 | #else |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 278 | .eccpos = { |
| 279 | 24, 25, 26, 27, 28, |
| 280 | 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, |
| 281 | 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, |
| 282 | 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, |
| 283 | 59, 60, 61, 62, 63, |
| 284 | }, |
| 285 | .oobfree = { |
| 286 | {.offset = 2, .length = 22, }, |
| 287 | }, |
Heiko Schocher | 2fff63c | 2013-09-06 05:21:23 +0200 | [diff] [blame] | 288 | #endif /* #ifdef CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC */ |
Sandeep Paulraj | 10a5a799 | 2009-11-19 23:04:42 -0500 | [diff] [blame] | 289 | #elif defined(CONFIG_SYS_NAND_PAGE_4K) |
| 290 | .eccbytes = 80, |
| 291 | .eccpos = { |
| 292 | 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, |
| 293 | 58, 59, 60, 61, 62, 63, 64, 65, 66, 67, |
| 294 | 68, 69, 70, 71, 72, 73, 74, 75, 76, 77, |
| 295 | 78, 79, 80, 81, 82, 83, 84, 85, 86, 87, |
| 296 | 88, 89, 90, 91, 92, 93, 94, 95, 96, 97, |
| 297 | 98, 99, 100, 101, 102, 103, 104, 105, 106, 107, |
| 298 | 108, 109, 110, 111, 112, 113, 114, 115, 116, 117, |
| 299 | 118, 119, 120, 121, 122, 123, 124, 125, 126, 127, |
| 300 | }, |
| 301 | .oobfree = { |
| 302 | {.offset = 2, .length = 46, }, |
| 303 | }, |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 304 | #endif |
| 305 | }; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 306 | |
Khoronzhuk, Ivan | 67ac6ff | 2014-07-04 15:03:25 +0300 | [diff] [blame] | 307 | #if defined CONFIG_KEYSTONE_RBL_NAND |
Khoronzhuk, Ivan | 67ac6ff | 2014-07-04 15:03:25 +0300 | [diff] [blame] | 308 | static struct nand_ecclayout nand_keystone_rbl_4bit_layout_oobfirst = { |
Khoronzhuk, Ivan | fc12a1f | 2014-09-02 00:20:02 +0300 | [diff] [blame] | 309 | #if defined(CONFIG_SYS_NAND_PAGE_2K) |
Khoronzhuk, Ivan | 67ac6ff | 2014-07-04 15:03:25 +0300 | [diff] [blame] | 310 | .eccbytes = 40, |
| 311 | .eccpos = { |
| 312 | 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, |
| 313 | 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, |
| 314 | 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, |
| 315 | 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, |
| 316 | }, |
| 317 | .oobfree = { |
| 318 | {.offset = 2, .length = 4, }, |
| 319 | {.offset = 16, .length = 6, }, |
| 320 | {.offset = 32, .length = 6, }, |
| 321 | {.offset = 48, .length = 6, }, |
| 322 | }, |
| 323 | #elif defined(CONFIG_SYS_NAND_PAGE_4K) |
| 324 | .eccbytes = 80, |
| 325 | .eccpos = { |
| 326 | 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, |
| 327 | 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, |
| 328 | 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, |
| 329 | 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, |
| 330 | 70, 71, 72, 73, 74, 75, 76, 77, 78, 79, |
| 331 | 86, 87, 88, 89, 90, 91, 92, 93, 94, 95, |
| 332 | 102, 103, 104, 105, 106, 107, 108, 109, 110, 111, |
| 333 | 118, 119, 120, 121, 122, 123, 124, 125, 126, 127, |
| 334 | }, |
| 335 | .oobfree = { |
| 336 | {.offset = 2, .length = 4, }, |
| 337 | {.offset = 16, .length = 6, }, |
| 338 | {.offset = 32, .length = 6, }, |
| 339 | {.offset = 48, .length = 6, }, |
| 340 | {.offset = 64, .length = 6, }, |
| 341 | {.offset = 80, .length = 6, }, |
| 342 | {.offset = 96, .length = 6, }, |
| 343 | {.offset = 112, .length = 6, }, |
| 344 | }, |
| 345 | #endif |
| 346 | }; |
| 347 | |
| 348 | #ifdef CONFIG_SYS_NAND_PAGE_2K |
| 349 | #define CONFIG_KEYSTONE_NAND_MAX_RBL_PAGE CONFIG_KEYSTONE_NAND_MAX_RBL_SIZE >> 11 |
| 350 | #elif defined(CONFIG_SYS_NAND_PAGE_4K) |
| 351 | #define CONFIG_KEYSTONE_NAND_MAX_RBL_PAGE CONFIG_KEYSTONE_NAND_MAX_RBL_SIZE >> 12 |
| 352 | #endif |
| 353 | |
| 354 | /** |
| 355 | * nand_davinci_write_page - write one page |
| 356 | * @mtd: MTD device structure |
| 357 | * @chip: NAND chip descriptor |
| 358 | * @buf: the data to write |
| 359 | * @oob_required: must write chip->oob_poi to OOB |
| 360 | * @page: page number to write |
| 361 | * @cached: cached programming |
| 362 | * @raw: use _raw version of write_page |
| 363 | */ |
| 364 | static int nand_davinci_write_page(struct mtd_info *mtd, struct nand_chip *chip, |
Khoronzhuk, Ivan | 7206111 | 2014-09-06 22:17:07 +0300 | [diff] [blame] | 365 | uint32_t offset, int data_len, |
Khoronzhuk, Ivan | 67ac6ff | 2014-07-04 15:03:25 +0300 | [diff] [blame] | 366 | const uint8_t *buf, int oob_required, |
| 367 | int page, int cached, int raw) |
| 368 | { |
| 369 | int status; |
| 370 | int ret = 0; |
| 371 | struct nand_ecclayout *saved_ecc_layout; |
| 372 | |
| 373 | /* save current ECC layout and assign Keystone RBL ECC layout */ |
| 374 | if (page < CONFIG_KEYSTONE_NAND_MAX_RBL_PAGE) { |
| 375 | saved_ecc_layout = chip->ecc.layout; |
| 376 | chip->ecc.layout = &nand_keystone_rbl_4bit_layout_oobfirst; |
| 377 | mtd->oobavail = chip->ecc.layout->oobavail; |
| 378 | } |
| 379 | |
| 380 | chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page); |
| 381 | |
Scott Wood | 81c7725 | 2016-05-30 13:57:57 -0500 | [diff] [blame] | 382 | if (unlikely(raw)) { |
| 383 | status = chip->ecc.write_page_raw(mtd, chip, buf, |
| 384 | oob_required, page); |
| 385 | } else { |
| 386 | status = chip->ecc.write_page(mtd, chip, buf, |
| 387 | oob_required, page); |
| 388 | } |
Khoronzhuk, Ivan | 67ac6ff | 2014-07-04 15:03:25 +0300 | [diff] [blame] | 389 | |
| 390 | if (status < 0) { |
| 391 | ret = status; |
| 392 | goto err; |
| 393 | } |
| 394 | |
| 395 | chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1); |
| 396 | status = chip->waitfunc(mtd, chip); |
| 397 | |
| 398 | /* |
| 399 | * See if operation failed and additional status checks are |
| 400 | * available. |
| 401 | */ |
| 402 | if ((status & NAND_STATUS_FAIL) && (chip->errstat)) |
| 403 | status = chip->errstat(mtd, chip, FL_WRITING, status, page); |
| 404 | |
| 405 | if (status & NAND_STATUS_FAIL) { |
| 406 | ret = -EIO; |
| 407 | goto err; |
| 408 | } |
| 409 | |
Khoronzhuk, Ivan | 67ac6ff | 2014-07-04 15:03:25 +0300 | [diff] [blame] | 410 | err: |
| 411 | /* restore ECC layout */ |
| 412 | if (page < CONFIG_KEYSTONE_NAND_MAX_RBL_PAGE) { |
| 413 | chip->ecc.layout = saved_ecc_layout; |
| 414 | mtd->oobavail = saved_ecc_layout->oobavail; |
| 415 | } |
| 416 | |
| 417 | return ret; |
| 418 | } |
| 419 | |
| 420 | /** |
| 421 | * nand_davinci_read_page_hwecc - hardware ECC based page read function |
| 422 | * @mtd: mtd info structure |
| 423 | * @chip: nand chip info structure |
| 424 | * @buf: buffer to store read data |
| 425 | * @oob_required: caller requires OOB data read to chip->oob_poi |
| 426 | * @page: page number to read |
| 427 | * |
| 428 | * Not for syndrome calculating ECC controllers which need a special oob layout. |
| 429 | */ |
| 430 | static int nand_davinci_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip, |
| 431 | uint8_t *buf, int oob_required, int page) |
| 432 | { |
| 433 | int i, eccsize = chip->ecc.size; |
| 434 | int eccbytes = chip->ecc.bytes; |
| 435 | int eccsteps = chip->ecc.steps; |
| 436 | uint32_t *eccpos; |
| 437 | uint8_t *p = buf; |
| 438 | uint8_t *ecc_code = chip->buffers->ecccode; |
| 439 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
| 440 | struct nand_ecclayout *saved_ecc_layout = chip->ecc.layout; |
| 441 | |
| 442 | /* save current ECC layout and assign Keystone RBL ECC layout */ |
| 443 | if (page < CONFIG_KEYSTONE_NAND_MAX_RBL_PAGE) { |
| 444 | chip->ecc.layout = &nand_keystone_rbl_4bit_layout_oobfirst; |
| 445 | mtd->oobavail = chip->ecc.layout->oobavail; |
| 446 | } |
| 447 | |
| 448 | eccpos = chip->ecc.layout->eccpos; |
| 449 | |
| 450 | /* Read the OOB area first */ |
| 451 | chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page); |
| 452 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 453 | chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page); |
| 454 | |
| 455 | for (i = 0; i < chip->ecc.total; i++) |
| 456 | ecc_code[i] = chip->oob_poi[eccpos[i]]; |
| 457 | |
| 458 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 459 | int stat; |
| 460 | |
| 461 | chip->ecc.hwctl(mtd, NAND_ECC_READ); |
| 462 | chip->read_buf(mtd, p, eccsize); |
| 463 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 464 | |
| 465 | stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL); |
| 466 | if (stat < 0) |
| 467 | mtd->ecc_stats.failed++; |
| 468 | else |
| 469 | mtd->ecc_stats.corrected += stat; |
| 470 | } |
| 471 | |
| 472 | /* restore ECC layout */ |
| 473 | if (page < CONFIG_KEYSTONE_NAND_MAX_RBL_PAGE) { |
| 474 | chip->ecc.layout = saved_ecc_layout; |
| 475 | mtd->oobavail = saved_ecc_layout->oobavail; |
| 476 | } |
| 477 | |
| 478 | return 0; |
| 479 | } |
| 480 | #endif /* CONFIG_KEYSTONE_RBL_NAND */ |
| 481 | |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 482 | static void nand_davinci_4bit_enable_hwecc(struct mtd_info *mtd, int mode) |
| 483 | { |
| 484 | u32 val; |
| 485 | |
| 486 | switch (mode) { |
| 487 | case NAND_ECC_WRITE: |
| 488 | case NAND_ECC_READ: |
| 489 | /* |
| 490 | * Start a new ECC calculation for reading or writing 512 bytes |
| 491 | * of data. |
| 492 | */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 493 | val = __raw_readl(&davinci_emif_regs->nandfcr); |
Nick Thompson | 97f4eb8 | 2009-12-12 12:12:26 -0500 | [diff] [blame] | 494 | val &= ~DAVINCI_NANDFCR_4BIT_ECC_SEL_MASK; |
Nick Thompson | 26be2c5 | 2009-12-12 12:13:10 -0500 | [diff] [blame] | 495 | val |= DAVINCI_NANDFCR_NAND_ENABLE(CONFIG_SYS_NAND_CS); |
Nick Thompson | 97f4eb8 | 2009-12-12 12:12:26 -0500 | [diff] [blame] | 496 | val |= DAVINCI_NANDFCR_4BIT_ECC_SEL(CONFIG_SYS_NAND_CS); |
| 497 | val |= DAVINCI_NANDFCR_4BIT_ECC_START; |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 498 | __raw_writel(val, &davinci_emif_regs->nandfcr); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 499 | break; |
| 500 | case NAND_ECC_READSYN: |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 501 | val = __raw_readl(&davinci_emif_regs->nand4bitecc[0]); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 502 | break; |
| 503 | default: |
| 504 | break; |
| 505 | } |
| 506 | } |
| 507 | |
| 508 | static u32 nand_davinci_4bit_readecc(struct mtd_info *mtd, unsigned int ecc[4]) |
| 509 | { |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 510 | int i; |
| 511 | |
| 512 | for (i = 0; i < 4; i++) { |
| 513 | ecc[i] = __raw_readl(&davinci_emif_regs->nand4bitecc[i]) & |
| 514 | NAND_4BITECC_MASK; |
| 515 | } |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 516 | |
| 517 | return 0; |
| 518 | } |
| 519 | |
| 520 | static int nand_davinci_4bit_calculate_ecc(struct mtd_info *mtd, |
| 521 | const uint8_t *dat, |
| 522 | uint8_t *ecc_code) |
| 523 | { |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 524 | unsigned int hw_4ecc[4]; |
| 525 | unsigned int i; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 526 | |
| 527 | nand_davinci_4bit_readecc(mtd, hw_4ecc); |
| 528 | |
| 529 | /*Convert 10 bit ecc value to 8 bit */ |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 530 | for (i = 0; i < 2; i++) { |
| 531 | unsigned int hw_ecc_low = hw_4ecc[i * 2]; |
| 532 | unsigned int hw_ecc_hi = hw_4ecc[(i * 2) + 1]; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 533 | |
| 534 | /* Take first 8 bits from val1 (count1=0) or val5 (count1=1) */ |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 535 | *ecc_code++ = hw_ecc_low & 0xFF; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 536 | |
| 537 | /* |
| 538 | * Take 2 bits as LSB bits from val1 (count1=0) or val5 |
| 539 | * (count1=1) and 6 bits from val2 (count1=0) or |
| 540 | * val5 (count1=1) |
| 541 | */ |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 542 | *ecc_code++ = |
| 543 | ((hw_ecc_low >> 8) & 0x3) | ((hw_ecc_low >> 14) & 0xFC); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 544 | |
| 545 | /* |
| 546 | * Take 4 bits from val2 (count1=0) or val5 (count1=1) and |
| 547 | * 4 bits from val3 (count1=0) or val6 (count1=1) |
| 548 | */ |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 549 | *ecc_code++ = |
| 550 | ((hw_ecc_low >> 22) & 0xF) | ((hw_ecc_hi << 4) & 0xF0); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 551 | |
| 552 | /* |
| 553 | * Take 6 bits from val3(count1=0) or val6 (count1=1) and |
| 554 | * 2 bits from val4 (count1=0) or val7 (count1=1) |
| 555 | */ |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 556 | *ecc_code++ = |
| 557 | ((hw_ecc_hi >> 4) & 0x3F) | ((hw_ecc_hi >> 10) & 0xC0); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 558 | |
| 559 | /* Take 8 bits from val4 (count1=0) or val7 (count1=1) */ |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 560 | *ecc_code++ = (hw_ecc_hi >> 18) & 0xFF; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 561 | } |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 562 | |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 563 | return 0; |
| 564 | } |
| 565 | |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 566 | static int nand_davinci_4bit_correct_data(struct mtd_info *mtd, uint8_t *dat, |
| 567 | uint8_t *read_ecc, uint8_t *calc_ecc) |
| 568 | { |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 569 | int i; |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 570 | unsigned int hw_4ecc[4]; |
| 571 | unsigned int iserror; |
| 572 | unsigned short *ecc16; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 573 | unsigned int numerrors, erroraddress, errorvalue; |
| 574 | u32 val; |
| 575 | |
| 576 | /* |
| 577 | * Check for an ECC where all bytes are 0xFF. If this is the case, we |
| 578 | * will assume we are looking at an erased page and we should ignore |
| 579 | * the ECC. |
| 580 | */ |
| 581 | for (i = 0; i < 10; i++) { |
| 582 | if (read_ecc[i] != 0xFF) |
| 583 | break; |
| 584 | } |
| 585 | if (i == 10) |
| 586 | return 0; |
| 587 | |
| 588 | /* Convert 8 bit in to 10 bit */ |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 589 | ecc16 = (unsigned short *)&read_ecc[0]; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 590 | |
| 591 | /* |
| 592 | * Write the parity values in the NAND Flash 4-bit ECC Load register. |
| 593 | * Write each parity value one at a time starting from 4bit_ecc_val8 |
| 594 | * to 4bit_ecc_val1. |
| 595 | */ |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 596 | |
| 597 | /*Take 2 bits from 8th byte and 8 bits from 9th byte */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 598 | __raw_writel(((ecc16[4]) >> 6) & 0x3FF, |
| 599 | &davinci_emif_regs->nand4biteccload); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 600 | |
| 601 | /* Take 4 bits from 7th byte and 6 bits from 8th byte */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 602 | __raw_writel((((ecc16[3]) >> 12) & 0xF) | ((((ecc16[4])) << 4) & 0x3F0), |
| 603 | &davinci_emif_regs->nand4biteccload); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 604 | |
| 605 | /* Take 6 bits from 6th byte and 4 bits from 7th byte */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 606 | __raw_writel((ecc16[3] >> 2) & 0x3FF, |
| 607 | &davinci_emif_regs->nand4biteccload); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 608 | |
| 609 | /* Take 8 bits from 5th byte and 2 bits from 6th byte */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 610 | __raw_writel(((ecc16[2]) >> 8) | ((((ecc16[3])) << 8) & 0x300), |
| 611 | &davinci_emif_regs->nand4biteccload); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 612 | |
| 613 | /*Take 2 bits from 3rd byte and 8 bits from 4th byte */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 614 | __raw_writel((((ecc16[1]) >> 14) & 0x3) | ((((ecc16[2])) << 2) & 0x3FC), |
| 615 | &davinci_emif_regs->nand4biteccload); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 616 | |
| 617 | /* Take 4 bits form 2nd bytes and 6 bits from 3rd bytes */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 618 | __raw_writel(((ecc16[1]) >> 4) & 0x3FF, |
| 619 | &davinci_emif_regs->nand4biteccload); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 620 | |
| 621 | /* Take 6 bits from 1st byte and 4 bits from 2nd byte */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 622 | __raw_writel((((ecc16[0]) >> 10) & 0x3F) | (((ecc16[1]) << 6) & 0x3C0), |
| 623 | &davinci_emif_regs->nand4biteccload); |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 624 | |
| 625 | /* Take 10 bits from 0th and 1st bytes */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 626 | __raw_writel((ecc16[0]) & 0x3FF, |
| 627 | &davinci_emif_regs->nand4biteccload); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 628 | |
| 629 | /* |
| 630 | * Perform a dummy read to the EMIF Revision Code and Status register. |
| 631 | * This is required to ensure time for syndrome calculation after |
| 632 | * writing the ECC values in previous step. |
| 633 | */ |
| 634 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 635 | val = __raw_readl(&davinci_emif_regs->nandfsr); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 636 | |
| 637 | /* |
| 638 | * Read the syndrome from the NAND Flash 4-Bit ECC 1-4 registers. |
| 639 | * A syndrome value of 0 means no bit errors. If the syndrome is |
| 640 | * non-zero then go further otherwise return. |
| 641 | */ |
| 642 | nand_davinci_4bit_readecc(mtd, hw_4ecc); |
| 643 | |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 644 | if (!(hw_4ecc[0] | hw_4ecc[1] | hw_4ecc[2] | hw_4ecc[3])) |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 645 | return 0; |
| 646 | |
| 647 | /* |
| 648 | * Clear any previous address calculation by doing a dummy read of an |
| 649 | * error address register. |
| 650 | */ |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 651 | val = __raw_readl(&davinci_emif_regs->nanderradd1); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 652 | |
| 653 | /* |
| 654 | * Set the addr_calc_st bit(bit no 13) in the NAND Flash Control |
| 655 | * register to 1. |
| 656 | */ |
Ben Gardiner | 10d6ac9 | 2010-10-14 17:26:17 -0400 | [diff] [blame] | 657 | __raw_writel(DAVINCI_NANDFCR_4BIT_CALC_START, |
| 658 | &davinci_emif_regs->nandfcr); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 659 | |
| 660 | /* |
Wolfram Sang | 1075b07 | 2010-09-09 13:54:41 +0200 | [diff] [blame] | 661 | * Wait for the corr_state field (bits 8 to 11) in the |
| 662 | * NAND Flash Status register to be not equal to 0x0, 0x1, 0x2, or 0x3. |
| 663 | * Otherwise ECC calculation has not even begun and the next loop might |
| 664 | * fail because of a false positive! |
| 665 | */ |
| 666 | i = NAND_TIMEOUT; |
| 667 | do { |
| 668 | val = __raw_readl(&davinci_emif_regs->nandfsr); |
| 669 | val &= 0xc00; |
| 670 | i--; |
| 671 | } while ((i > 0) && !val); |
| 672 | |
| 673 | /* |
| 674 | * Wait for the corr_state field (bits 8 to 11) in the |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 675 | * NAND Flash Status register to be equal to 0x0, 0x1, 0x2, or 0x3. |
| 676 | */ |
| 677 | i = NAND_TIMEOUT; |
| 678 | do { |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 679 | val = __raw_readl(&davinci_emif_regs->nandfsr); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 680 | val &= 0xc00; |
| 681 | i--; |
| 682 | } while ((i > 0) && val); |
| 683 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 684 | iserror = __raw_readl(&davinci_emif_regs->nandfsr); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 685 | iserror &= EMIF_NANDFSR_ECC_STATE_MASK; |
| 686 | iserror = iserror >> 8; |
| 687 | |
| 688 | /* |
| 689 | * ECC_STATE_TOO_MANY_ERRS (0x1) means errors cannot be |
| 690 | * corrected (five or more errors). The number of errors |
| 691 | * calculated (err_num field) differs from the number of errors |
| 692 | * searched. ECC_STATE_ERR_CORR_COMP_P (0x2) means error |
| 693 | * correction complete (errors on bit 8 or 9). |
| 694 | * ECC_STATE_ERR_CORR_COMP_N (0x3) means error correction |
| 695 | * complete (error exists). |
| 696 | */ |
| 697 | |
| 698 | if (iserror == ECC_STATE_NO_ERR) { |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 699 | val = __raw_readl(&davinci_emif_regs->nanderrval1); |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 700 | return 0; |
| 701 | } else if (iserror == ECC_STATE_TOO_MANY_ERRS) { |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 702 | val = __raw_readl(&davinci_emif_regs->nanderrval1); |
Scott Wood | ceee07b | 2016-05-30 13:57:58 -0500 | [diff] [blame] | 703 | return -EBADMSG; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 704 | } |
| 705 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 706 | numerrors = ((__raw_readl(&davinci_emif_regs->nandfsr) >> 16) |
| 707 | & 0x3) + 1; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 708 | |
| 709 | /* Read the error address, error value and correct */ |
| 710 | for (i = 0; i < numerrors; i++) { |
| 711 | if (i > 1) { |
| 712 | erroraddress = |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 713 | ((__raw_readl(&davinci_emif_regs->nanderradd2) >> |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 714 | (16 * (i & 1))) & 0x3FF); |
| 715 | erroraddress = ((512 + 7) - erroraddress); |
| 716 | errorvalue = |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 717 | ((__raw_readl(&davinci_emif_regs->nanderrval2) >> |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 718 | (16 * (i & 1))) & 0xFF); |
| 719 | } else { |
| 720 | erroraddress = |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 721 | ((__raw_readl(&davinci_emif_regs->nanderradd1) >> |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 722 | (16 * (i & 1))) & 0x3FF); |
| 723 | erroraddress = ((512 + 7) - erroraddress); |
| 724 | errorvalue = |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 725 | ((__raw_readl(&davinci_emif_regs->nanderrval1) >> |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 726 | (16 * (i & 1))) & 0xFF); |
| 727 | } |
| 728 | /* xor the corrupt data with error value */ |
| 729 | if (erroraddress < 512) |
| 730 | dat[erroraddress] ^= errorvalue; |
| 731 | } |
| 732 | |
| 733 | return numerrors; |
| 734 | } |
Scott Wood | d44e9c1 | 2009-09-28 16:33:18 -0500 | [diff] [blame] | 735 | #endif /* CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST */ |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 736 | |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 737 | static int nand_davinci_dev_ready(struct mtd_info *mtd) |
| 738 | { |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 739 | return __raw_readl(&davinci_emif_regs->nandfsr) & 0x1; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 740 | } |
| 741 | |
| 742 | static void nand_flash_init(void) |
| 743 | { |
David Brownell | fcb7747 | 2009-04-28 13:19:50 -0700 | [diff] [blame] | 744 | /* This is for DM6446 EVM and *very* similar. DO NOT GROW THIS! |
| 745 | * Instead, have your board_init() set EMIF timings, based on its |
| 746 | * knowledge of the clocks and what devices are hooked up ... and |
| 747 | * don't even do that unless no UBL handled it. |
| 748 | */ |
David Brownell | ed727d3 | 2009-07-13 16:29:04 -0700 | [diff] [blame] | 749 | #ifdef CONFIG_SOC_DM644X |
Wolfgang Denk | 950a392 | 2008-04-11 15:11:26 +0200 | [diff] [blame] | 750 | u_int32_t acfg1 = 0x3ffffffc; |
Wolfgang Denk | 950a392 | 2008-04-11 15:11:26 +0200 | [diff] [blame] | 751 | |
| 752 | /*------------------------------------------------------------------* |
| 753 | * NAND FLASH CHIP TIMEOUT @ 459 MHz * |
| 754 | * * |
| 755 | * AEMIF.CLK freq = PLL1/6 = 459/6 = 76.5 MHz * |
| 756 | * AEMIF.CLK period = 1/76.5 MHz = 13.1 ns * |
| 757 | * * |
| 758 | *------------------------------------------------------------------*/ |
| 759 | acfg1 = 0 |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 760 | | (0 << 31) /* selectStrobe */ |
| 761 | | (0 << 30) /* extWait */ |
| 762 | | (1 << 26) /* writeSetup 10 ns */ |
| 763 | | (3 << 20) /* writeStrobe 40 ns */ |
| 764 | | (1 << 17) /* writeHold 10 ns */ |
| 765 | | (1 << 13) /* readSetup 10 ns */ |
| 766 | | (5 << 7) /* readStrobe 60 ns */ |
| 767 | | (1 << 4) /* readHold 10 ns */ |
| 768 | | (3 << 2) /* turnAround ?? ns */ |
| 769 | | (0 << 0) /* asyncSize 8-bit bus */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 770 | ; |
Wolfgang Denk | 950a392 | 2008-04-11 15:11:26 +0200 | [diff] [blame] | 771 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 772 | __raw_writel(acfg1, &davinci_emif_regs->ab1cr); /* CS2 */ |
Thomas Lange | d583ef5 | 2009-06-20 11:02:17 +0200 | [diff] [blame] | 773 | |
Cyril Chemparathy | cc41a59 | 2010-03-17 10:03:10 -0400 | [diff] [blame] | 774 | /* NAND flash on CS2 */ |
| 775 | __raw_writel(0x00000101, &davinci_emif_regs->nandfcr); |
David Brownell | fcb7747 | 2009-04-28 13:19:50 -0700 | [diff] [blame] | 776 | #endif |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 777 | } |
| 778 | |
David Brownell | 154b548 | 2009-05-10 15:43:01 -0700 | [diff] [blame] | 779 | void davinci_nand_init(struct nand_chip *nand) |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 780 | { |
Khoronzhuk, Ivan | 67ac6ff | 2014-07-04 15:03:25 +0300 | [diff] [blame] | 781 | #if defined CONFIG_KEYSTONE_RBL_NAND |
| 782 | int i; |
| 783 | struct nand_ecclayout *layout; |
| 784 | |
| 785 | layout = &nand_keystone_rbl_4bit_layout_oobfirst; |
| 786 | layout->oobavail = 0; |
| 787 | for (i = 0; layout->oobfree[i].length && |
| 788 | i < ARRAY_SIZE(layout->oobfree); i++) |
| 789 | layout->oobavail += layout->oobfree[i].length; |
| 790 | |
| 791 | nand->write_page = nand_davinci_write_page; |
| 792 | nand->ecc.read_page = nand_davinci_read_page_hwecc; |
| 793 | #endif |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 794 | nand->chip_delay = 0; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 795 | #ifdef CONFIG_SYS_NAND_USE_FLASH_BBT |
Sergey Lapin | dfe64e2 | 2013-01-14 03:46:50 +0000 | [diff] [blame] | 796 | nand->bbt_options |= NAND_BBT_USE_FLASH; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 797 | #endif |
Karicheri, Muralidharan | 999d7d3 | 2014-04-04 13:16:50 -0400 | [diff] [blame] | 798 | #ifdef CONFIG_SYS_NAND_NO_SUBPAGE_WRITE |
| 799 | nand->options |= NAND_NO_SUBPAGE_WRITE; |
| 800 | #endif |
Fabien Parent | cf07d39 | 2016-11-29 14:31:29 +0100 | [diff] [blame] | 801 | #ifdef CONFIG_SYS_NAND_BUSWIDTH_16BIT |
| 802 | nand->options |= NAND_BUSWIDTH_16; |
| 803 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 804 | #ifdef CONFIG_SYS_NAND_HW_ECC |
William Juul | 5e1dae5 | 2007-11-09 13:32:30 +0100 | [diff] [blame] | 805 | nand->ecc.mode = NAND_ECC_HW; |
William Juul | 5e1dae5 | 2007-11-09 13:32:30 +0100 | [diff] [blame] | 806 | nand->ecc.size = 512; |
| 807 | nand->ecc.bytes = 3; |
Sergey Lapin | dfe64e2 | 2013-01-14 03:46:50 +0000 | [diff] [blame] | 808 | nand->ecc.strength = 1; |
William Juul | cfa460a | 2007-10-31 13:53:06 +0100 | [diff] [blame] | 809 | nand->ecc.calculate = nand_davinci_calculate_ecc; |
| 810 | nand->ecc.correct = nand_davinci_correct_data; |
William Juul | 4cbb651 | 2007-11-08 10:39:53 +0100 | [diff] [blame] | 811 | nand->ecc.hwctl = nand_davinci_enable_hwecc; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 812 | #else |
William Juul | 5e1dae5 | 2007-11-09 13:32:30 +0100 | [diff] [blame] | 813 | nand->ecc.mode = NAND_ECC_SOFT; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 814 | #endif /* CONFIG_SYS_NAND_HW_ECC */ |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 815 | #ifdef CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST |
| 816 | nand->ecc.mode = NAND_ECC_HW_OOB_FIRST; |
| 817 | nand->ecc.size = 512; |
| 818 | nand->ecc.bytes = 10; |
Sergey Lapin | dfe64e2 | 2013-01-14 03:46:50 +0000 | [diff] [blame] | 819 | nand->ecc.strength = 4; |
Sandeep Paulraj | 77b351c | 2009-08-18 10:10:42 -0400 | [diff] [blame] | 820 | nand->ecc.calculate = nand_davinci_4bit_calculate_ecc; |
| 821 | nand->ecc.correct = nand_davinci_4bit_correct_data; |
| 822 | nand->ecc.hwctl = nand_davinci_4bit_enable_hwecc; |
| 823 | nand->ecc.layout = &nand_davinci_4bit_layout_oobfirst; |
| 824 | #endif |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 825 | /* Set address of hardware control function */ |
William Juul | cfa460a | 2007-10-31 13:53:06 +0100 | [diff] [blame] | 826 | nand->cmd_ctrl = nand_davinci_hwcontrol; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 827 | |
Nick Thompson | 20da6f4 | 2009-12-16 11:15:58 +0000 | [diff] [blame] | 828 | nand->read_buf = nand_davinci_read_buf; |
| 829 | nand->write_buf = nand_davinci_write_buf; |
| 830 | |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 831 | nand->dev_ready = nand_davinci_dev_ready; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 832 | |
| 833 | nand_flash_init(); |
David Brownell | 154b548 | 2009-05-10 15:43:01 -0700 | [diff] [blame] | 834 | } |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 835 | |
David Brownell | 154b548 | 2009-05-10 15:43:01 -0700 | [diff] [blame] | 836 | int board_nand_init(struct nand_chip *chip) __attribute__((weak)); |
| 837 | |
| 838 | int board_nand_init(struct nand_chip *chip) |
| 839 | { |
| 840 | davinci_nand_init(chip); |
| 841 | return 0; |
Sergey Kubushyn | c74b210 | 2007-08-10 20:26:18 +0200 | [diff] [blame] | 842 | } |