blob: 1f774a93202d9a811e6d4dc3dd3f159c82ddd0f6 [file] [log] [blame]
Heiko Schocher9acb6262006-04-20 08:42:42 +02001/*
2 * Configuation settings for the BuS EB+MCF-EV123 boards.
3 *
Jens Scharsig35cf3b52009-07-24 10:31:48 +02004 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocher9acb6262006-04-20 08:42:42 +02005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef _CONFIG_EB_MCF_EV123_H_
26#define _CONFIG_EB_MCF_EV123_H_
27
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkb1d71352006-06-10 22:00:40 +020029
Jens Scharsig35cf3b52009-07-24 10:31:48 +020030/*----------------------------------------------------------------------*
31 * High Level Configuration Options (easy to change) *
32 *----------------------------------------------------------------------*/
Heiko Schocher9acb6262006-04-20 08:42:42 +020033
34#define CONFIG_MCF52x2 /* define processor family */
35#define CONFIG_M5282 /* define processor type */
Jens Scharsig35cf3b52009-07-24 10:31:48 +020036#define CONFIG_EB_MCF_EV123
Heiko Schocher9acb6262006-04-20 08:42:42 +020037
38#define CONFIG_MISC_INIT_R
39
TsiChungLiew870470d2007-08-15 19:55:10 -050040#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_UART_PORT (0)
Heiko Schocher9acb6262006-04-20 08:42:42 +020042#define CONFIG_BAUDRATE 9600
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
Heiko Schocher9acb6262006-04-20 08:42:42 +020044
Jens Scharsig35cf3b52009-07-24 10:31:48 +020045#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocher9acb6262006-04-20 08:42:42 +020046
47#define CONFIG_BOOTCOMMAND "printenv"
48
Jens Scharsig35cf3b52009-07-24 10:31:48 +020049/*----------------------------------------------------------------------*
50 * Options *
51 *----------------------------------------------------------------------*/
52
53#define CONFIG_BOOT_RETRY_TIME -1
54#define CONFIG_RESET_TO_RETRY
55#define CONFIG_SPLASH_SCREEN
56
57/*----------------------------------------------------------------------*
58 * Configuration for environment *
59 * Environment is in the second sector of the first 256k of flash *
60 *----------------------------------------------------------------------*/
61
Heiko Schocher9acb6262006-04-20 08:42:42 +020062#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020063#define CONFIG_ENV_ADDR 0xF003C000 /* End of 256K */
64#define CONFIG_ENV_SECT_SIZE 0x4000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020065#define CONFIG_ENV_IS_IN_FLASH 1
Heiko Schocher9acb6262006-04-20 08:42:42 +020066#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020067#define CONFIG_ENV_ADDR 0xFFE04000
68#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020069#define CONFIG_ENV_IS_IN_FLASH 1
Heiko Schocher9acb6262006-04-20 08:42:42 +020070#endif
71
Jon Loeligerdcaa7152007-07-07 20:56:05 -050072/*
Jon Loeliger11799432007-07-10 09:02:57 -050073 * BOOTP options
74 */
75#define CONFIG_BOOTP_BOOTFILESIZE
76#define CONFIG_BOOTP_BOOTPATH
77#define CONFIG_BOOTP_GATEWAY
78#define CONFIG_BOOTP_HOSTNAME
79
Jon Loeliger11799432007-07-10 09:02:57 -050080/*
Jon Loeligerdcaa7152007-07-07 20:56:05 -050081 * Command line configuration.
82 */
83#include <config_cmd_default.h>
84
85#undef CONFIG_CMD_LOADB
TsiChungLiew870470d2007-08-15 19:55:10 -050086#define CONFIG_CMD_MII
87#define CONFIG_CMD_NET
Jon Loeligerdcaa7152007-07-07 20:56:05 -050088
TsiChung Liew0e0c4352008-07-09 15:21:44 -050089#define CONFIG_MCFTMR
90
Heiko Schocher9acb6262006-04-20 08:42:42 +020091
92#define CONFIG_BOOTDELAY 5
Jens Scharsig35cf3b52009-07-24 10:31:48 +020093#define CONFIG_HUSH_PARSER
94#define CONFIG_SYS_PROMPT "\nEV123 U-Boot> "
95#define CONFIG_SYS_LONGHELP 1
Heiko Schocher9acb6262006-04-20 08:42:42 +020096
Jon Loeligerdcaa7152007-07-07 20:56:05 -050097#if defined(CONFIG_CMD_KGDB)
Jens Scharsig35cf3b52009-07-24 10:31:48 +020098#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Heiko Schocher9acb6262006-04-20 08:42:42 +020099#else
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200100#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200101#endif
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200102#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
103#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
104#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocher9acb6262006-04-20 08:42:42 +0200105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_LOAD_ADDR 0x20000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_MEMTEST_START 0x100000
109#define CONFIG_SYS_MEMTEST_END 0x400000
110/*#define CONFIG_SYS_DRAM_TEST 1 */
111#undef CONFIG_SYS_DRAM_TEST
Heiko Schocher9acb6262006-04-20 08:42:42 +0200112
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200113/*----------------------------------------------------------------------*
114 * Clock and PLL Configuration *
115 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_HZ 10000000
117#define CONFIG_SYS_CLK 58982400 /* 9,8304MHz * 6 */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200118
119/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
120
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200121#define CONFIG_SYS_MFD 0x01 /* PLL Multiplication Factor Devider */
122#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200123
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200124/*----------------------------------------------------------------------*
125 * Network *
126 *----------------------------------------------------------------------*/
127
128#define CONFIG_MCFFEC
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200129#define CONFIG_MII 1
130#define CONFIG_MII_INIT 1
131#define CONFIG_SYS_DISCOVER_PHY
132#define CONFIG_SYS_RX_ETH_BUFFER 8
133#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
134
135#define CONFIG_SYS_FEC0_PINMUX 0
136#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
137#define MCFFEC_TOUT_LOOP 50000
138
139#define CONFIG_ETHADDR 00:CF:52:82:EB:01
140#define CONFIG_OVERWRITE_ETHADDR_ONCE
141
142/*-------------------------------------------------------------------------
Heiko Schocher9acb6262006-04-20 08:42:42 +0200143 * Low Level Configuration Settings
144 * (address mappings, register initial values, etc.)
145 * You should know what you are doing if you make changes here.
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200146 *-----------------------------------------------------------------------*/
147
148#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200149
Heiko Schocher9acb6262006-04-20 08:42:42 +0200150/*-----------------------------------------------------------------------
151 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200152 *-----------------------------------------------------------------------*/
153
154#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200155#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200156#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200157 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher9acb6262006-04-20 08:42:42 +0200159
160/*-----------------------------------------------------------------------
161 * Start addresses for the final memory configuration
162 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocher9acb6262006-04-20 08:42:42 +0200164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_SDRAM_BASE1 0x00000000
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200166#define CONFIG_SYS_SDRAM_SIZE1 16 /* SDRAM size in MB */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE1
169#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE1
Heiko Schocher9acb6262006-04-20 08:42:42 +0200170
Heiko Schocher9acb6262006-04-20 08:42:42 +0200171
172/* If M5282 port is fully implemented the monitor base will be behind
173 * the vector table. */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200174#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
175#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
Heiko Schocher9acb6262006-04-20 08:42:42 +0200176#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200177#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200178#endif
179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_MONITOR_LEN 0x20000
181#define CONFIG_SYS_MALLOC_LEN (256 << 10)
182#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocher9acb6262006-04-20 08:42:42 +0200183
184/*
185 * For booting Linux, the board info and command line data
186 * have to be in the first 8 MB of memory, since this is
187 * the maximum mapped by the Linux kernel during initialization ??
188 */
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200189#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200190
191/*-----------------------------------------------------------------------
192 * FLASH organization
193 */
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200194
195#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
196#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
197#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
198
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_MAX_FLASH_SECT 35
200#define CONFIG_SYS_MAX_FLASH_BANKS 2
201#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
202#define CONFIG_SYS_FLASH_PROTECTION
Heiko Schocher9acb6262006-04-20 08:42:42 +0200203
204/*-----------------------------------------------------------------------
205 * Cache Configuration
206 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_CACHELINE_SIZE 16
Heiko Schocher9acb6262006-04-20 08:42:42 +0200208
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600209#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200210 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600211#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200212 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600213#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
214#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
215 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
216 CF_ACR_EN | CF_ACR_SM_ALL)
217#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
218 CF_CACR_CEIB | CF_CACR_DBWE | \
219 CF_CACR_EUSP)
220
Heiko Schocher9acb6262006-04-20 08:42:42 +0200221/*-----------------------------------------------------------------------
222 * Memory bank definitions
223 */
224
TsiChung Liew012522f2008-10-21 10:03:07 +0000225#define CONFIG_SYS_CS0_BASE 0xFFE00000
226#define CONFIG_SYS_CS0_CTRL 0x00001980
227#define CONFIG_SYS_CS0_MASK 0x001F0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_CS3_BASE 0xE0000000
TsiChung Liew012522f2008-10-21 10:03:07 +0000230#define CONFIG_SYS_CS0_CTRL 0x00001980
231#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200232
233/*-----------------------------------------------------------------------
234 * Port configuration
235 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
237#define CONFIG_SYS_PADDR 0x0000000
238#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200239
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
241#define CONFIG_SYS_PBDDR 0x0000000
242#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
245#define CONFIG_SYS_PCDDR 0x0000000
246#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
249#define CONFIG_SYS_PCDDR 0x0000000
250#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200251
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200253#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_DDRUA 0x05
255#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocher9acb6262006-04-20 08:42:42 +0200256
257/*-----------------------------------------------------------------------
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200258 * VIDEO configuration
Heiko Schocher9acb6262006-04-20 08:42:42 +0200259 */
260
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200261#define CONFIG_VIDEO
Heiko Schocher9acb6262006-04-20 08:42:42 +0200262
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200263#ifdef CONFIG_VIDEO
264#define CONFIG_VIDEO_VCXK 1
265
266#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
267#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
268#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS3_BASE
269#define CONFIG_SYS_VCXK_AUTODETECT 1
270
271#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
272#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
273#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
274
275#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
276#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
277#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
278
279#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
280#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
281#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
282
283#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
284#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
285#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
286
287#endif /* CONFIG_VIDEO */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200288#endif /* _CONFIG_M5282EVB_H */
289/*---------------------------------------------------------------------*/