blob: d6f2c165c729cd70e064674e3b71fb684e87c502 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM720 CPU-core
3 *
4 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkcdc7fea2004-07-11 22:27:55 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkfe8c2802002-11-03 00:38:21 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26
wdenkfe8c2802002-11-03 00:38:21 +000027#include <config.h>
28#include <version.h>
wdenk39539882004-07-01 16:30:44 +000029#include <asm/hardware.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
wdenkcdc7fea2004-07-11 22:27:55 +000041_start: b reset
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
Gary Jennejohn6bd24472007-01-24 12:16:56 +010046#ifdef CONFIG_LPC2292
47 .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
48#else
wdenkfe8c2802002-11-03 00:38:21 +000049 ldr pc, _not_used
Gary Jennejohn6bd24472007-01-24 12:16:56 +010050#endif
wdenkfe8c2802002-11-03 00:38:21 +000051 ldr pc, _irq
52 ldr pc, _fiq
53
wdenkcdc7fea2004-07-11 22:27:55 +000054_undefined_instruction: .word undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +000055_software_interrupt: .word software_interrupt
56_prefetch_abort: .word prefetch_abort
57_data_abort: .word data_abort
58_not_used: .word not_used
59_irq: .word irq
60_fiq: .word fiq
61
62 .balignl 16,0xdeadbeef
63
64
65/*
66 *************************************************************************
67 *
68 * Startup Code (reset vector)
69 *
wdenkf6e20fc2004-02-08 19:38:38 +000070 * do important init only if we don't start from RAM!
wdenkfe8c2802002-11-03 00:38:21 +000071 * relocate armboot to ram
72 * setup stack
73 * jump to second stage
74 *
75 *************************************************************************
76 */
77
wdenkfe8c2802002-11-03 00:38:21 +000078_TEXT_BASE:
79 .word TEXT_BASE
80
81.globl _armboot_start
82_armboot_start:
83 .word _start
84
85/*
wdenkf6e20fc2004-02-08 19:38:38 +000086 * These are defined in the board-specific linker script.
wdenkfe8c2802002-11-03 00:38:21 +000087 */
wdenkf6e20fc2004-02-08 19:38:38 +000088.globl _bss_start
89_bss_start:
90 .word __bss_start
91
92.globl _bss_end
93_bss_end:
94 .word _end
wdenkfe8c2802002-11-03 00:38:21 +000095
wdenkfe8c2802002-11-03 00:38:21 +000096#ifdef CONFIG_USE_IRQ
97/* IRQ stack memory (calculated at run-time) */
98.globl IRQ_STACK_START
99IRQ_STACK_START:
100 .word 0x0badc0de
101
102/* IRQ stack memory (calculated at run-time) */
103.globl FIQ_STACK_START
104FIQ_STACK_START:
105 .word 0x0badc0de
106#endif
107
108
109/*
110 * the actual reset code
111 */
112
113reset:
114 /*
115 * set the cpu to SVC32 mode
116 */
117 mrs r0,cpsr
118 bic r0,r0,#0x1f
119 orr r0,r0,#0x13
120 msr cpsr,r0
121
122 /*
123 * we do sys-critical inits only at reboot,
124 * not when booting from ram!
125 */
wdenk8aa1a2d2005-04-04 12:44:11 +0000126#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenkfe8c2802002-11-03 00:38:21 +0000127 bl cpu_init_crit
128#endif
129
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100130#ifdef CONFIG_LPC2292
131 bl lowlevel_init
132#endif
133
wdenk8aa1a2d2005-04-04 12:44:11 +0000134#ifndef CONFIG_SKIP_RELOCATE_UBOOT
wdenka8c7c702003-12-06 19:49:23 +0000135relocate: /* relocate U-Boot to RAM */
136 adr r0, _start /* r0 <- current position of code */
137 ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
wdenkcdc7fea2004-07-11 22:27:55 +0000138 cmp r0, r1 /* don't reloc during debug */
139 beq stack_setup
140
141#if TEXT_BASE
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100142#ifndef CONFIG_LPC2292 /* already done in lowlevel_init */
wdenkcdc7fea2004-07-11 22:27:55 +0000143 ldr r2, =0x0 /* Relocate the exception vectors */
144 cmp r1, r2 /* and associated data to address */
145 ldmneia r0!, {r3-r10} /* 0x0. Do nothing if TEXT_BASE is */
146 stmneia r2!, {r3-r10} /* 0x0. Copy the first 15 words. */
147 ldmneia r0, {r3-r9}
148 stmneia r2, {r3-r9}
149 adrne r0, _start /* restore r0 */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100150#endif /* !CONFIG_LPC2292 */
wdenkcdc7fea2004-07-11 22:27:55 +0000151#endif
wdenka8c7c702003-12-06 19:49:23 +0000152
wdenkfe8c2802002-11-03 00:38:21 +0000153 ldr r2, _armboot_start
wdenkf6e20fc2004-02-08 19:38:38 +0000154 ldr r3, _bss_start
wdenkcdc7fea2004-07-11 22:27:55 +0000155 sub r2, r3, r2 /* r2 <- size of armboot */
156 add r2, r0, r2 /* r2 <- source end address */
wdenkfe8c2802002-11-03 00:38:21 +0000157
wdenkfe8c2802002-11-03 00:38:21 +0000158copy_loop:
wdenka8c7c702003-12-06 19:49:23 +0000159 ldmia r0!, {r3-r10} /* copy from source address [r0] */
160 stmia r1!, {r3-r10} /* copy to target address [r1] */
161 cmp r0, r2 /* until source end addreee [r2] */
wdenkfe8c2802002-11-03 00:38:21 +0000162 ble copy_loop
163
wdenk8aa1a2d2005-04-04 12:44:11 +0000164#endif /* CONFIG_SKIP_RELOCATE_UBOOT */
165
wdenka8c7c702003-12-06 19:49:23 +0000166 /* Set up the stack */
167stack_setup:
168 ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169 sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
170 sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
wdenka8c7c702003-12-06 19:49:23 +0000171#ifdef CONFIG_USE_IRQ
172 sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
173#endif
174 sub sp, r0, #12 /* leave 3 words for abort-stack */
Vitaly Kuzmichev1a27f7d2010-06-15 22:18:11 +0400175 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
wdenkfe8c2802002-11-03 00:38:21 +0000176
wdenkf6e20fc2004-02-08 19:38:38 +0000177clear_bss:
wdenkcdc7fea2004-07-11 22:27:55 +0000178 ldr r0, _bss_start /* find start of bss segment */
179 ldr r1, _bss_end /* stop here */
180 mov r2, #0x00000000 /* clear */
wdenkf6e20fc2004-02-08 19:38:38 +0000181
wdenkcdc7fea2004-07-11 22:27:55 +0000182clbss_l:str r2, [r0] /* clear loop... */
wdenkf6e20fc2004-02-08 19:38:38 +0000183 add r0, r0, #4
184 cmp r0, r1
wdenka1191902005-01-09 17:12:27 +0000185 ble clbss_l
wdenkf6e20fc2004-02-08 19:38:38 +0000186
wdenkfe8c2802002-11-03 00:38:21 +0000187 ldr pc, _start_armboot
188
wdenkcdc7fea2004-07-11 22:27:55 +0000189_start_armboot: .word start_armboot
wdenkfe8c2802002-11-03 00:38:21 +0000190
wdenkfe8c2802002-11-03 00:38:21 +0000191/*
192 *************************************************************************
193 *
194 * CPU_init_critical registers
195 *
196 * setup important registers
197 * setup memory timing
198 *
199 *************************************************************************
200 */
201
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200202#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
wdenkfe8c2802002-11-03 00:38:21 +0000203
204/* Interupt-Controller base addresses */
205INTMR1: .word 0x80000280 @ 32 bit size
206INTMR2: .word 0x80001280 @ 16 bit size
207INTMR3: .word 0x80002280 @ 8 bit size
208
209/* SYSCONs */
210SYSCON1: .word 0x80000100
211SYSCON2: .word 0x80001100
212SYSCON3: .word 0x80002200
213
214#define CLKCTL 0x6 /* mask */
215#define CLKCTL_18 0x0 /* 18.432 MHz */
216#define CLKCTL_36 0x2 /* 36.864 MHz */
217#define CLKCTL_49 0x4 /* 49.152 MHz */
218#define CLKCTL_73 0x6 /* 73.728 MHz */
219
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100220#elif defined(CONFIG_LPC2292)
221PLLCFG_ADR: .word PLLCFG
222PLLFEED_ADR: .word PLLFEED
223PLLCON_ADR: .word PLLCON
224PLLSTAT_ADR: .word PLLSTAT
225VPBDIV_ADR: .word VPBDIV
226MEMMAP_ADR: .word MEMMAP
227
wdenk39539882004-07-01 16:30:44 +0000228#endif
229
wdenkfe8c2802002-11-03 00:38:21 +0000230cpu_init_crit:
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200231#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
wdenk39539882004-07-01 16:30:44 +0000232
wdenkfe8c2802002-11-03 00:38:21 +0000233 /*
234 * mask all IRQs by clearing all bits in the INTMRs
235 */
236 mov r1, #0x00
237 ldr r0, INTMR1
238 str r1, [r0]
239 ldr r0, INTMR2
240 str r1, [r0]
241 ldr r0, INTMR3
242 str r1, [r0]
243
244 /*
245 * flush v4 I/D caches
246 */
247 mov r0, #0
248 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
249 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
250
251 /*
252 * disable MMU stuff and caches
253 */
254 mrc p15,0,r0,c1,c0
255 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
256 bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
257 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
258 mcr p15,0,r0,c1,c0
wdenk39539882004-07-01 16:30:44 +0000259#elif defined(CONFIG_NETARM)
wdenk2d1a5372004-02-23 19:30:57 +0000260 /*
261 * prior to software reset : need to set pin PORTC4 to be *HRESET
262 */
263 ldr r0, =NETARM_GEN_MODULE_BASE
264 ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
265 NETARM_GEN_PORT_DIR(0x10))
266 str r1, [r0, #+NETARM_GEN_PORTC]
267 /*
268 * software reset : see HW Ref. Guide 8.2.4 : Software Service register
wdenkcdc7fea2004-07-11 22:27:55 +0000269 * for an explanation of this process
wdenk2d1a5372004-02-23 19:30:57 +0000270 */
271 ldr r0, =NETARM_GEN_MODULE_BASE
272 ldr r1, =NETARM_GEN_SW_SVC_RESETA
273 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
274 ldr r1, =NETARM_GEN_SW_SVC_RESETB
275 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
276 ldr r1, =NETARM_GEN_SW_SVC_RESETA
277 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
278 ldr r1, =NETARM_GEN_SW_SVC_RESETB
279 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
280 /*
281 * setup PLL and System Config
282 */
283 ldr r0, =NETARM_GEN_MODULE_BASE
284
285 ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
286 NETARM_GEN_SYS_CFG_BUSFULL | \
287 NETARM_GEN_SYS_CFG_USER_EN | \
288 NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
289 NETARM_GEN_SYS_CFG_BUSARB_INT | \
290 NETARM_GEN_SYS_CFG_BUSMON_EN )
291
292 str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
293
Wolfgang Denk3df5bea2005-10-09 01:41:48 +0200294#ifndef CONFIG_NETARM_PLL_BYPASS
wdenk2d1a5372004-02-23 19:30:57 +0000295 ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
296 NETARM_GEN_PLL_CTL_POLTST_DEF | \
297 NETARM_GEN_PLL_CTL_INDIV(1) | \
298 NETARM_GEN_PLL_CTL_ICP_DEF | \
299 NETARM_GEN_PLL_CTL_OUTDIV(2) )
300 str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
Wolfgang Denk3df5bea2005-10-09 01:41:48 +0200301#endif
302
wdenk2d1a5372004-02-23 19:30:57 +0000303 /*
304 * mask all IRQs by clearing all bits in the INTMRs
305 */
306 mov r1, #0
307 ldr r0, =NETARM_GEN_MODULE_BASE
308 str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
wdenk39539882004-07-01 16:30:44 +0000309
310#elif defined(CONFIG_S3C4510B)
311
312 /*
313 * Mask off all IRQ sources
314 */
315 ldr r1, =REG_INTMASK
316 ldr r0, =0x3FFFFF
317 str r0, [r1]
318
319 /*
320 * Disable Cache
321 */
322 ldr r0, =REG_SYSCFG
wdenkcdc7fea2004-07-11 22:27:55 +0000323 ldr r1, =0x83ffffa0 /* cache-disabled */
wdenk39539882004-07-01 16:30:44 +0000324 str r1, [r0]
325
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200326#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
327 /* No specific initialisation for IntegratorAP/CM720T as yet */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100328#elif defined(CONFIG_LPC2292)
329 /* Set-up PLL */
330 mov r3, #0xAA
331 mov r4, #0x55
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100332 /* First disconnect and disable the PLL */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100333 ldr r0, PLLCON_ADR
334 mov r1, #0x00
335 str r1, [r0]
336 ldr r0, PLLFEED_ADR /* start feed sequence */
337 str r3, [r0]
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100338 str r4, [r0] /* feed sequence done */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100339 /* Set new M and P values */
340 ldr r0, PLLCFG_ADR
341 mov r1, #0x23 /* M=4 and P=2 */
342 str r1, [r0]
343 ldr r0, PLLFEED_ADR /* start feed sequence */
344 str r3, [r0]
345 str r4, [r0] /* feed sequence done */
346 /* Then enable the PLL */
347 ldr r0, PLLCON_ADR
348 mov r1, #0x01 /* PLL enable bit */
349 str r1, [r0]
350 ldr r0, PLLFEED_ADR /* start feed sequence */
351 str r3, [r0]
352 str r4, [r0] /* feed sequence done */
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100353 /* Wait for the lock */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100354 ldr r0, PLLSTAT_ADR
355 mov r1, #0x400 /* lock bit */
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100356lock_loop:
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100357 ldr r2, [r0]
358 and r2, r1, r2
359 cmp r2, #0
360 beq lock_loop
361 /* And finally connect the PLL */
362 ldr r0, PLLCON_ADR
363 mov r1, #0x03 /* PLL enable bit and connect bit */
364 str r1, [r0]
365 ldr r0, PLLFEED_ADR /* start feed sequence */
366 str r3, [r0]
Wolfgang Denkf8db84f2007-01-30 00:50:40 +0100367 str r4, [r0] /* feed sequence done */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100368 /* Set-up VPBDIV register */
369 ldr r0, VPBDIV_ADR
370 mov r1, #0x01 /* VPB clock is same as process clock */
371 str r1, [r0]
wdenk39539882004-07-01 16:30:44 +0000372#else
373#error No cpu_init_crit() defined for current CPU type
374#endif
wdenkfe8c2802002-11-03 00:38:21 +0000375
376#ifdef CONFIG_ARM7_REVD
377 /* set clock speed */
378 /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
379 /* !!! not doing DRAM refresh properly! */
380 ldr r0, SYSCON3
381 ldr r1, [r0]
382 bic r1, r1, #CLKCTL
383 orr r1, r1, #CLKCTL_36
384 str r1, [r0]
385#endif
386
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100387#ifndef CONFIG_LPC2292
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200388 mov ip, lr
wdenkfe8c2802002-11-03 00:38:21 +0000389 /*
390 * before relocating, we have to setup RAM timing
wdenkf6e20fc2004-02-08 19:38:38 +0000391 * because memory timing is board-dependent, you will
wdenk400558b2005-04-02 23:52:25 +0000392 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000393 */
wdenk400558b2005-04-02 23:52:25 +0000394 bl lowlevel_init
wdenkfe8c2802002-11-03 00:38:21 +0000395 mov lr, ip
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100396#endif
wdenkfe8c2802002-11-03 00:38:21 +0000397
398 mov pc, lr
399
400
wdenkfe8c2802002-11-03 00:38:21 +0000401/*
402 *************************************************************************
403 *
404 * Interrupt handling
405 *
406 *************************************************************************
407 */
408
409@
410@ IRQ stack frame.
411@
412#define S_FRAME_SIZE 72
413
414#define S_OLD_R0 68
415#define S_PSR 64
416#define S_PC 60
417#define S_LR 56
418#define S_SP 52
419
420#define S_IP 48
421#define S_FP 44
422#define S_R10 40
423#define S_R9 36
424#define S_R8 32
425#define S_R7 28
426#define S_R6 24
427#define S_R5 20
428#define S_R4 16
429#define S_R3 12
430#define S_R2 8
431#define S_R1 4
432#define S_R0 0
433
434#define MODE_SVC 0x13
435#define I_BIT 0x80
436
437/*
438 * use bad_save_user_regs for abort/prefetch/undef/swi ...
439 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
440 */
441
442 .macro bad_save_user_regs
443 sub sp, sp, #S_FRAME_SIZE
444 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkcdc7fea2004-07-11 22:27:55 +0000445 add r8, sp, #S_PC
wdenkfe8c2802002-11-03 00:38:21 +0000446
wdenkf6e20fc2004-02-08 19:38:38 +0000447 ldr r2, _armboot_start
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448 sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
449 sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
wdenkcdc7fea2004-07-11 22:27:55 +0000450 ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
wdenkfe8c2802002-11-03 00:38:21 +0000451 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
452
453 add r5, sp, #S_SP
454 mov r1, lr
wdenkcdc7fea2004-07-11 22:27:55 +0000455 stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
wdenkfe8c2802002-11-03 00:38:21 +0000456 mov r0, sp
457 .endm
458
459 .macro irq_save_user_regs
460 sub sp, sp, #S_FRAME_SIZE
461 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkcdc7fea2004-07-11 22:27:55 +0000462 add r8, sp, #S_PC
463 stmdb r8, {sp, lr}^ @ Calling SP, LR
464 str lr, [r8, #0] @ Save calling PC
465 mrs r6, spsr
466 str r6, [r8, #4] @ Save CPSR
467 str r0, [r8, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000468 mov r0, sp
469 .endm
470
471 .macro irq_restore_user_regs
472 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
473 mov r0, r0
474 ldr lr, [sp, #S_PC] @ Get PC
475 add sp, sp, #S_FRAME_SIZE
476 subs pc, lr, #4 @ return & move spsr_svc into cpsr
477 .endm
478
479 .macro get_bad_stack
wdenkf6e20fc2004-02-08 19:38:38 +0000480 ldr r13, _armboot_start @ setup our mode stack
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481 sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
482 sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
wdenkfe8c2802002-11-03 00:38:21 +0000483
484 str lr, [r13] @ save caller lr / spsr
485 mrs lr, spsr
wdenkcdc7fea2004-07-11 22:27:55 +0000486 str lr, [r13, #4]
wdenkfe8c2802002-11-03 00:38:21 +0000487
488 mov r13, #MODE_SVC @ prepare SVC-Mode
489 msr spsr_c, r13
490 mov lr, pc
491 movs pc, lr
492 .endm
493
494 .macro get_irq_stack @ setup IRQ stack
495 ldr sp, IRQ_STACK_START
496 .endm
497
498 .macro get_fiq_stack @ setup FIQ stack
499 ldr sp, FIQ_STACK_START
500 .endm
501
502/*
503 * exception handlers
504 */
wdenkcdc7fea2004-07-11 22:27:55 +0000505 .align 5
wdenkfe8c2802002-11-03 00:38:21 +0000506undefined_instruction:
507 get_bad_stack
508 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000509 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000510
511 .align 5
512software_interrupt:
513 get_bad_stack
514 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000515 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000516
517 .align 5
518prefetch_abort:
519 get_bad_stack
520 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000521 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000522
523 .align 5
524data_abort:
525 get_bad_stack
526 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000527 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000528
529 .align 5
530not_used:
531 get_bad_stack
532 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000533 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000534
535#ifdef CONFIG_USE_IRQ
536
537 .align 5
538irq:
539 get_irq_stack
540 irq_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000541 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000542 irq_restore_user_regs
543
544 .align 5
545fiq:
546 get_fiq_stack
547 /* someone ought to write a more effiction fiq_save_user_regs */
548 irq_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000549 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000550 irq_restore_user_regs
551
552#else
553
554 .align 5
555irq:
556 get_bad_stack
557 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000558 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000559
560 .align 5
561fiq:
562 get_bad_stack
563 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000564 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000565
566#endif
567
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200568#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
wdenkfe8c2802002-11-03 00:38:21 +0000569 .align 5
570.globl reset_cpu
571reset_cpu:
wdenkcdc7fea2004-07-11 22:27:55 +0000572 mov ip, #0
573 mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
574 mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
575 mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
576 bic ip, ip, #0x000f @ ............wcam
577 bic ip, ip, #0x2100 @ ..v....s........
578 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
579 mov pc, r0
wdenk39539882004-07-01 16:30:44 +0000580#elif defined(CONFIG_NETARM)
581 .align 5
582.globl reset_cpu
583reset_cpu:
wdenk2d1a5372004-02-23 19:30:57 +0000584 ldr r1, =NETARM_MEM_MODULE_BASE
585 ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
586 ldr r1, =0xFFFFF000
587 and r0, r1, r0
588 ldr r1, =(relocate-TEXT_BASE)
589 add r0, r1, r0
590 ldr r4, =NETARM_GEN_MODULE_BASE
591 ldr r1, =NETARM_GEN_SW_SVC_RESETA
592 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
593 ldr r1, =NETARM_GEN_SW_SVC_RESETB
594 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
595 ldr r1, =NETARM_GEN_SW_SVC_RESETA
596 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
597 ldr r1, =NETARM_GEN_SW_SVC_RESETB
598 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
599 mov pc, r0
wdenk39539882004-07-01 16:30:44 +0000600#elif defined(CONFIG_S3C4510B)
601/* Nothing done here as reseting the CPU is board specific, depending
602 * on external peripherals such as watchdog timers, etc. */
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200603#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
604 /* No specific reset actions for IntegratorAP/CM720T as yet */
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100605#elif defined(CONFIG_LPC2292)
606 .align 5
607.globl reset_cpu
608reset_cpu:
609 mov pc, r0
wdenk39539882004-07-01 16:30:44 +0000610#else
611#error No reset_cpu() defined for current CPU type
wdenk2d1a5372004-02-23 19:30:57 +0000612#endif