blob: aadfdd2f57034578f49c6482312b45b204619e98 [file] [log] [blame]
Michael Schwingenbc243452008-01-16 19:51:55 +01001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Michael Schwingenbc243452008-01-16 19:51:55 +01006 */
7
8OUTPUT_FORMAT ("elf32-bigarm", "elf32-bigarm", "elf32-bigarm")
9OUTPUT_ARCH (arm)
10ENTRY (_start)
11SECTIONS
12{
13 . = 0x00000000;
14
15 . = ALIGN (4);
16 .text : {
Albert ARIBAUDd026dec2013-06-11 14:17:33 +020017 *(.__image_copy_start)
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020018 arch/arm/cpu/ixp/start.o(.text*)
19 net/libnet.o(.text*)
20 board/actux3/libactux3.o(.text*)
21 arch/arm/cpu/ixp/libixp.o(.text*)
Tom Rini1fb187b2012-10-17 10:18:29 +000022 drivers/input/libinput.o(.text*)
Michael Schwingenbc243452008-01-16 19:51:55 +010023
24 . = env_offset;
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020025 common/env_embedded.o(.ppcenv)
26 *(.text*)
Michael Schwingenbc243452008-01-16 19:51:55 +010027 }
28
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020029 . = ALIGN(4);
Michael Schwingenbc243452008-01-16 19:51:55 +010030 .rodata : {
Trent Piephof62fb992009-02-18 15:22:05 -080031 *(SORT_BY_ALIGNMENT(SORT_BY_NAME(.rodata*)))
Michael Schwingenbc243452008-01-16 19:51:55 +010032 }
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020033 . = ALIGN(4);
Michael Schwingenbc243452008-01-16 19:51:55 +010034 .data : {
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020035 *(.data*)
Michael Schwingenbc243452008-01-16 19:51:55 +010036 }
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020037 . = ALIGN(4);
Michael Schwingenbc243452008-01-16 19:51:55 +010038 .got : {
39 *(.got)
40 }
Michael Schwingenbc243452008-01-16 19:51:55 +010041 . =.;
Michael Schwingenbc243452008-01-16 19:51:55 +010042
Marek Vasut55675142012-10-12 10:27:03 +000043 . = ALIGN(4);
44 .u_boot_list : {
Albert ARIBAUDef123c52013-02-25 00:59:00 +000045 KEEP(*(SORT(.u_boot_list*)));
Marek Vasut55675142012-10-12 10:27:03 +000046 }
47
Michael Schwingenbc243452008-01-16 19:51:55 +010048 . = ALIGN (4);
Benoît Thébaudeau7086e912013-04-11 09:35:46 +000049
Albert ARIBAUDd026dec2013-06-11 14:17:33 +020050 .image_copy_end :
51 {
52 *(.__image_copy_end)
53 }
Benoît Thébaudeau7086e912013-04-11 09:35:46 +000054
Albert ARIBAUD47bd65e2013-06-11 14:17:34 +020055 .rel_dyn_start :
56 {
57 *(.__rel_dyn_start)
58 }
59
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020060 .rel.dyn : {
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020061 *(.rel*)
Albert ARIBAUD47bd65e2013-06-11 14:17:34 +020062 }
63
64 .rel_dyn_end :
65 {
66 *(.__rel_dyn_end)
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020067 }
68
Albert ARIBAUD3ebd1cb2013-02-25 00:58:59 +000069 _end = .;
70
Albert ARIBAUDf84a7b82013-04-11 05:43:21 +000071/*
72 * Compiler-generated __bss_start and __bss_end, see arch/arm/lib/bss.c
73 * __bss_base and __bss_limit are for linker only (overlay ordering)
74 */
75
Albert ARIBAUD3ebd1cb2013-02-25 00:58:59 +000076 .bss_start __rel_dyn_start (OVERLAY) : {
77 KEEP(*(.__bss_start));
Albert ARIBAUDf84a7b82013-04-11 05:43:21 +000078 __bss_base = .;
Albert ARIBAUD3ebd1cb2013-02-25 00:58:59 +000079 }
80
Albert ARIBAUDf84a7b82013-04-11 05:43:21 +000081 .bss __bss_base (OVERLAY) : {
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020082 *(.bss*)
83 . = ALIGN(4);
Albert ARIBAUDf84a7b82013-04-11 05:43:21 +000084 __bss_limit = .;
Michael Schwingenbc243452008-01-16 19:51:55 +010085 }
Albert ARIBAUDf84a7b82013-04-11 05:43:21 +000086 .bss_end __bss_limit (OVERLAY) : {
87 KEEP(*(.__bss_end));
Albert ARIBAUD3ebd1cb2013-02-25 00:58:59 +000088 }
89
Albert ARIBAUD09d81182013-06-11 14:17:31 +020090 /DISCARD/ : { *(.dynsym) }
Michael Schwingen8b5ab4c2011-05-23 00:00:06 +020091 /DISCARD/ : { *(.dynstr*) }
92 /DISCARD/ : { *(.dynamic*) }
93 /DISCARD/ : { *(.plt*) }
94 /DISCARD/ : { *(.interp*) }
95 /DISCARD/ : { *(.gnu*) }
Michael Schwingenbc243452008-01-16 19:51:55 +010096}