blob: 0a17abc499e356fe6d3bb735f99f4df3c392d27f [file] [log] [blame]
Wolfgang Denkba94a1b2006-05-30 15:56:48 +02001/*
Stefan Roese1bbf5ea2007-01-30 15:01:49 +01002 * (C) Copyright 2006-2007
Wolfgang Denkba94a1b2006-05-30 15:56:48 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * Configuation settings for the PDNB3 board.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Wolfgang Denkba94a1b2006-05-30 15:56:48 +02008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * High Level Configuration Options
15 * (easy to change)
16 */
17#define CONFIG_IXP425 1 /* This is an IXP425 CPU */
18#define CONFIG_PDNB3 1 /* on an PDNB3 board */
19
Marek Vasut8e807ec2012-03-06 00:45:35 +010020#define CONFIG_MACH_TYPE 1002
21
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020022#define CONFIG_DISPLAY_CPUINFO 1 /* display cpu info (and speed) */
23#define CONFIG_DISPLAY_BOARDINFO 1 /* display board info */
24
25/*
26 * Ethernet
27 */
28#define CONFIG_IXP4XX_NPE 1 /* include IXP4xx NPE support */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020029#define CONFIG_PHY_ADDR 16 /* NPE0 PHY address */
30#define CONFIG_HAS_ETH1
31#define CONFIG_PHY1_ADDR 18 /* NPE1 PHY address */
32#define CONFIG_MII 1 /* MII PHY management */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033#define CONFIG_SYS_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020034
35/*
36 * Misc configuration options
37 */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020038#define CONFIG_BOOTCOUNT_LIMIT /* support for bootcount limit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_BOOTCOUNT_ADDR 0x60003000 /* inside qmrg sram */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020040
41#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
42#define CONFIG_SETUP_MEMORY_TAGS 1
43#define CONFIG_INITRD_TAG 1
44
45/*
46 * Size of malloc() pool
47 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_MALLOC_LEN (1 << 20)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020049
50/* allow to overwrite serial and ethaddr */
51#define CONFIG_ENV_OVERWRITE
52
Jean-Christophe PLAGNIOL-VILLARD930590f2009-01-31 09:10:48 +010053#define CONFIG_IXP_SERIAL
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020054#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_IXP425_CONSOLE IXP425_UART1 /* we use UART1 for console */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020056
Jon Loeliger26a34562007-07-04 22:33:17 -050057
58/*
Jon Loeliger079a1362007-07-10 10:12:10 -050059 * BOOTP options
60 */
61#define CONFIG_BOOTP_BOOTFILESIZE
62#define CONFIG_BOOTP_BOOTPATH
63#define CONFIG_BOOTP_GATEWAY
64#define CONFIG_BOOTP_HOSTNAME
65
66
67/*
Jon Loeliger26a34562007-07-04 22:33:17 -050068 * Command line configuration.
69 */
70#include <config_cmd_default.h>
71
72#define CONFIG_CMD_DHCP
73#define CONFIG_CMD_DATE
74#define CONFIG_CMD_NET
75#define CONFIG_CMD_MII
76#define CONFIG_CMD_I2C
77#define CONFIG_CMD_ELF
78#define CONFIG_CMD_PING
79
80#if !defined(CONFIG_SCPU)
81#define CONFIG_CMD_NAND
Stefan Roese9d8d5a52007-01-18 16:05:47 +010082#endif
83
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020084
85#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
86#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
87
88/*
89 * Miscellaneous configurable options
90 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_LONGHELP /* undef to save memory */
92#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
93#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
94#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
95#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
96#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
99#define CONFIG_SYS_MEMTEST_END 0x00800000 /* 4 ... 8 MB in DRAM */
100#define CONFIG_SYS_LOAD_ADDR 0x00010000 /* default load address */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200101
Michael Schwingen904ec572011-05-23 00:00:11 +0200102#define CONFIG_IXP425_TIMER_CLK 66666666
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200104
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200105/***************************************************************
106 * Platform/Board specific defines start here.
107 ***************************************************************/
108
109/*-----------------------------------------------------------------------
110 * Default configuration (environment varibles...)
111 *----------------------------------------------------------------------*/
112#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100113 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200114 "echo"
115
116#undef CONFIG_BOOTARGS
117
118#define CONFIG_EXTRA_ENV_SETTINGS \
119 "netdev=eth0\0" \
120 "hostname=pdnb3\0" \
121 "nfsargs=setenv bootargs root=/dev/nfs rw " \
122 "nfsroot=${serverip}:${rootpath}\0" \
123 "ramargs=setenv bootargs root=/dev/ram rw\0" \
124 "addip=setenv bootargs ${bootargs} ethaddr=${ethaddr} " \
125 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
126 ":${hostname}:${netdev}:off panic=1\0" \
127 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate} " \
128 "mtdparts=${mtdparts}\0" \
129 "flash_nfs=run nfsargs addip addtty;" \
130 "bootm ${kernel_addr}\0" \
131 "flash_self=run ramargs addip addtty;" \
132 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
133 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
134 "bootm\0" \
135 "rootpath=/opt/buildroot\0" \
136 "bootfile=/tftpboot/netbox/uImage\0" \
137 "kernel_addr=50080000\0" \
138 "ramdisk_addr=50200000\0" \
139 "load=tftp 100000 /tftpboot/netbox/u-boot.bin\0" \
140 "update=protect off 50000000 5007dfff;era 50000000 5007dfff;" \
141 "cp.b 100000 50000000 ${filesize};" \
142 "setenv filesize;saveenv\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100143 "upd=run load update\0" \
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200144 "ipaddr=10.0.0.233\0" \
145 "serverip=10.0.0.152\0" \
Detlev Zundela99715b2008-04-18 14:50:01 +0200146 "netmask=255.255.0.0\0" \
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200147 "ethaddr=c6:6f:13:36:f3:81\0" \
148 "eth1addr=c6:6f:13:36:f3:82\0" \
149 "mtdparts=IXP4XX-Flash.0:504k@0(uboot),4k@504k(env)," \
150 "4k@508k(renv)\0" \
151 ""
152#define CONFIG_BOOTCOMMAND "run net_nfs"
153
154/*
155 * Physical Memory Map
156 */
157#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
158#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
159#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
160
Michael Schwingen904ec572011-05-23 00:00:11 +0200161#define CONFIG_SYS_TEXT_BASE 0x50000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_FLASH_BASE 0x50000000
163#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100164#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 512 kB for Monitor */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100166#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_MONITOR_LEN (504 << 10) /* Reserve 512 kB for Monitor */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100168#endif
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200169
170/*
171 * Expansion bus settings
172 */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100173#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_EXP_CS0 0x94d23C42 /* 8bit, max size */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100175#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_EXP_CS0 0x94913C43 /* 8bit, max size */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100177#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_EXP_CS1 0x85000043 /* 8bit, 512bytes */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200179
180/*
181 * SDRAM settings
182 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_SDR_CONFIG 0x18
184#define CONFIG_SYS_SDR_MODE_CONFIG 0x1
185#define CONFIG_SYS_SDRAM_REFRESH_CNT 0x81a
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200186
187/*
188 * FLASH and environment organization
189 */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100190#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200192#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT /* no byte writes on IXP4xx */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100194#endif
195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
199#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
202#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char /* flash word size (width) */
205#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
206#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200207/*
208 * The following defines are added for buggy IOP480 byte interface.
209 * All other boards should use the standard values (CPCI405 etc.)
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
212#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
213#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200216
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200217#define CONFIG_ENV_IS_IN_FLASH 1
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100220#if defined(CONFIG_SCPU)
Stefan Roese1bbf5ea2007-01-30 15:01:49 +0100221/* no redundant environment on SCPU */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200222#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
223#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100224#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200225#define CONFIG_ENV_SECT_SIZE 0x1000 /* size of one complete sector */
226#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200227
228/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200229#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
230#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roese1bbf5ea2007-01-30 15:01:49 +0100231#endif
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200232
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100233#if !defined(CONFIG_SCPU)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200234/*
235 * NAND-FLASH stuff
236 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +0200238#define CONFIG_SYS_NAND_BASE 0x51000000 /* NAND FLASH Base Address */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100239#endif
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200240
241/*
242 * GPIO settings
243 */
244
245/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_GPIO_PRG 12 /* FPGA program pin (cpu output)*/
247#define CONFIG_SYS_GPIO_CLK 10 /* FPGA clk pin (cpu output) */
248#define CONFIG_SYS_GPIO_DATA 14 /* FPGA data pin (cpu output) */
249#define CONFIG_SYS_GPIO_INIT 13 /* FPGA init pin (cpu input) */
250#define CONFIG_SYS_GPIO_DONE 11 /* FPGA done pin (cpu input) */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200251
252/* other GPIO's */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_GPIO_RESTORE_INT 0
254#define CONFIG_SYS_GPIO_RESTART_INT 1
255#define CONFIG_SYS_GPIO_SYS_RUNNING 2
256#define CONFIG_SYS_GPIO_PCI_INTA 3
257#define CONFIG_SYS_GPIO_PCI_INTB 4
258#define CONFIG_SYS_GPIO_I2C_SCL 6
259#define CONFIG_SYS_GPIO_I2C_SDA 7
260#define CONFIG_SYS_GPIO_FPGA_RESET 9
261#define CONFIG_SYS_GPIO_CLK_33M 15
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200262
263/*
264 * I2C stuff
265 */
266
267/* enable I2C and select the hardware/software driver */
268#undef CONFIG_HARD_I2C /* I2C with hardware support */
269#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_I2C_SPEED 83000 /* 83 kHz is supposed to work */
272#define CONFIG_SYS_I2C_SLAVE 0xFE
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200273
274/*
275 * Software (bit-bang) I2C driver configuration
276 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define PB_SCL (1 << CONFIG_SYS_GPIO_I2C_SCL)
278#define PB_SDA (1 << CONFIG_SYS_GPIO_I2C_SDA)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200279
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define I2C_INIT GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_I2C_SCL)
281#define I2C_ACTIVE GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_I2C_SDA)
282#define I2C_TRISTATE GPIO_OUTPUT_DISABLE(CONFIG_SYS_GPIO_I2C_SDA)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200283#define I2C_READ ((*IXP425_GPIO_GPINR & PB_SDA) != 0)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define I2C_SDA(bit) if (bit) GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_I2C_SDA); \
285 else GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_I2C_SDA)
286#define I2C_SCL(bit) if (bit) GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_I2C_SCL); \
287 else GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_I2C_SCL)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200288#define I2C_DELAY udelay(3) /* 1/4 I2C clock duration */
289
290/*
291 * I2C RTC
292 */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100293#if 0 /* test-only */
294#define CONFIG_RTC_DS1340 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100296#else
297/* M41T11 Serial Access Timekeeper(R) SRAM */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200298#define CONFIG_RTC_M41T11 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_I2C_RTC_ADDR 0x68
300#define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100301#endif
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200302
303/*
304 * Spartan3 FPGA configuration support
305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_FPGA_MAX_SIZE 700*1024 /* 700kByte for XC3S500E */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200307
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_FPGA_PRG (1 << CONFIG_SYS_GPIO_PRG) /* FPGA program pin (cpu output)*/
309#define CONFIG_SYS_FPGA_CLK (1 << CONFIG_SYS_GPIO_CLK) /* FPGA clk pin (cpu output) */
310#define CONFIG_SYS_FPGA_DATA (1 << CONFIG_SYS_GPIO_DATA) /* FPGA data pin (cpu output) */
311#define CONFIG_SYS_FPGA_INIT (1 << CONFIG_SYS_GPIO_INIT) /* FPGA init pin (cpu input) */
312#define CONFIG_SYS_FPGA_DONE (1 << CONFIG_SYS_GPIO_DONE) /* FPGA done pin (cpu input) */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200313
314/*
315 * Cache Configuration
316 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_CACHELINE_SIZE 32
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200318
Michael Schwingen904ec572011-05-23 00:00:11 +0200319/* additions for new relocation code, must be added to all boards */
320#define CONFIG_SYS_SDRAM_BASE 0x00000000
321#define CONFIG_SYS_INIT_SP_ADDR \
322 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
323
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200324#endif /* __CONFIG_H */