blob: bf4bd2c1a00b719a8f5a877da1e72b6f3f0bfd45 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk0ac6f8b2004-07-09 23:27:13 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
wdenk0ac6f8b2004-07-09 23:27:13 +000025/*
26 * mpc8560ads board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000032 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
wdenk0ac6f8b2004-07-09 23:27:13 +000038#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050041#define CONFIG_CPM2 1 /* has CPM2 */
wdenk0ac6f8b2004-07-09 23:27:13 +000042#define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */
Kumar Galaf0600542008-06-11 00:44:10 -050043#define CONFIG_MPC8560 1
wdenk42d1f032003-10-15 23:53:47 +000044
wdenk0ac6f8b2004-07-09 23:27:13 +000045#define CONFIG_PCI
Kumar Gala0151cba2008-10-21 11:33:58 -050046#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020047#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Flemingccc091a2007-05-08 17:27:43 -050048#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000049#define CONFIG_ENV_OVERWRITE
Kumar Gala7232a272008-01-16 01:32:06 -060050#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk42d1f032003-10-15 23:53:47 +000051
wdenk0ac6f8b2004-07-09 23:27:13 +000052/*
53 * sysclk for MPC85xx
54 *
55 * Two valid values are:
56 * 33000000
57 * 66000000
58 *
59 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000060 * is likely the desired value here, so that is now the default.
61 * The board, however, can run at 66MHz. In any event, this value
62 * must match the settings of some switches. Details can be found
63 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000064 */
65
wdenk9aea9532004-08-01 23:02:45 +000066#ifndef CONFIG_SYS_CLK_FREQ
67#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000068#endif
69
wdenk9aea9532004-08-01 23:02:45 +000070
wdenk0ac6f8b2004-07-09 23:27:13 +000071/*
72 * These can be toggled for performance analysis, otherwise use default.
73 */
74#define CONFIG_L2_CACHE /* toggle L2 cache */
75#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000078
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
80#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000081
wdenk42d1f032003-10-15 23:53:47 +000082
83/*
84 * Base addresses -- Note these are effective addresses where the
85 * actual resources get mapped (not physical addresses)
86 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
88#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
89#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
90#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
wdenk42d1f032003-10-15 23:53:47 +000091
Jon Loeliger8b625112008-03-18 11:12:44 -050092/* DDR Setup */
93#define CONFIG_FSL_DDR1
94#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
95#define CONFIG_DDR_SPD
96#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk9aea9532004-08-01 23:02:45 +000097
Jon Loeliger8b625112008-03-18 11:12:44 -050098#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
99
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
101#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +0000102
Jon Loeliger8b625112008-03-18 11:12:44 -0500103#define CONFIG_NUM_DDR_CONTROLLERS 1
104#define CONFIG_DIMM_SLOTS_PER_CTLR 1
105#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +0000106
Jon Loeliger8b625112008-03-18 11:12:44 -0500107/* I2C addresses of SPD EEPROMs */
108#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +0000109
Jon Loeliger8b625112008-03-18 11:12:44 -0500110/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
112#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
113#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
114#define CONFIG_SYS_DDR_TIMING_1 0x37344321
115#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
116#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
117#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
118#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +0000119
wdenk0ac6f8b2004-07-09 23:27:13 +0000120/*
121 * SDRAM on the Local Bus
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
124#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +0000125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
127#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
130#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
132#undef CONFIG_SYS_FLASH_CHECKSUM
133#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
134#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
139#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000140#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000142#endif
143
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200144#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_FLASH_CFI
146#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0ac6f8b2004-07-09 23:27:13 +0000147
148#undef CONFIG_CLOCKS_IN_MHZ
wdenk42d1f032003-10-15 23:53:47 +0000149
wdenk42d1f032003-10-15 23:53:47 +0000150
wdenk0ac6f8b2004-07-09 23:27:13 +0000151/*
152 * Local Bus Definitions
153 */
154
155/*
156 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000158 *
159 * For BR2, need:
160 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
161 * port-size = 32-bits = BR2[19:20] = 11
162 * no parity checking = BR2[21:22] = 00
163 * SDRAM for MSEL = BR2[24:26] = 011
164 * Valid = BR[31] = 1
165 *
166 * 0 4 8 12 16 20 24 28
167 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
168 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000170 * FIXME: the top 17 bits of BR2.
171 */
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000174
175/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000177 *
178 * For OR2, need:
179 * 64MB mask for AM, OR2[0:7] = 1111 1100
180 * XAM, OR2[17:18] = 11
181 * 9 columns OR2[19-21] = 010
182 * 13 rows OR2[23-25] = 100
183 * EAD set for extra time OR[31] = 1
184 *
185 * 0 4 8 12 16 20 24 28
186 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
187 */
188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
192#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
193#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
194#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000195
196/*
197 * LSDMR masks
198 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1))
200#define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
201#define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
202#define CONFIG_SYS_LBC_LSDMR_RFCR5 (3 << (31 - 16))
203#define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16))
204#define CONFIG_SYS_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
205#define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
206#define CONFIG_SYS_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
207#define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
208#define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
209#define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23))
210#define CONFIG_SYS_LBC_LSDMR_WRC2 (2 << (31 - 27))
211#define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27))
212#define CONFIG_SYS_LBC_LSDMR_BUFCMD (1 << (31 - 29))
213#define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31))
wdenk0ac6f8b2004-07-09 23:27:13 +0000214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
216#define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
217#define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
218#define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4))
219#define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
220#define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
221#define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
222#define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
wdenk0ac6f8b2004-07-09 23:27:13 +0000223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_BSMA1516 \
225 | CONFIG_SYS_LBC_LSDMR_RFCR5 \
226 | CONFIG_SYS_LBC_LSDMR_PRETOACT3 \
227 | CONFIG_SYS_LBC_LSDMR_ACTTORW3 \
228 | CONFIG_SYS_LBC_LSDMR_BL8 \
229 | CONFIG_SYS_LBC_LSDMR_WRC2 \
230 | CONFIG_SYS_LBC_LSDMR_CL3 \
231 | CONFIG_SYS_LBC_LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000232 )
233
234/*
235 * SDRAM Controller configuration sequence.
236 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_LBC_LSDMR_1 ( CONFIG_SYS_LBC_LSDMR_COMMON \
238 | CONFIG_SYS_LBC_LSDMR_OP_PCHALL)
239#define CONFIG_SYS_LBC_LSDMR_2 ( CONFIG_SYS_LBC_LSDMR_COMMON \
240 | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH)
241#define CONFIG_SYS_LBC_LSDMR_3 ( CONFIG_SYS_LBC_LSDMR_COMMON \
242 | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH)
243#define CONFIG_SYS_LBC_LSDMR_4 ( CONFIG_SYS_LBC_LSDMR_COMMON \
244 | CONFIG_SYS_LBC_LSDMR_OP_MRW)
245#define CONFIG_SYS_LBC_LSDMR_5 ( CONFIG_SYS_LBC_LSDMR_COMMON \
246 | CONFIG_SYS_LBC_LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000247
wdenk42d1f032003-10-15 23:53:47 +0000248
wdenk9aea9532004-08-01 23:02:45 +0000249/*
250 * 32KB, 8-bit wide for ADS config reg
251 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_BR4_PRELIM 0xf8000801
253#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
254#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_INIT_RAM_LOCK 1
257#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
258#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000259
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
261#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
262#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
265#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000266
267/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000268#define CONFIG_CONS_ON_SCC /* define if console on SCC */
269#undef CONFIG_CONS_NONE /* define if console on something else */
270#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
wdenk42d1f032003-10-15 23:53:47 +0000271
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200272#define CONFIG_BAUDRATE 115200
wdenk42d1f032003-10-15 23:53:47 +0000273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000275 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
276
277/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_HUSH_PARSER
279#ifdef CONFIG_SYS_HUSH_PARSER
280#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk42d1f032003-10-15 23:53:47 +0000281#endif
282
Matthew McClintock0e163872006-06-28 10:43:36 -0500283/* pass open firmware flat tree */
Kumar Gala5ce71582007-11-28 22:40:31 -0600284#define CONFIG_OF_LIBFDT 1
285#define CONFIG_OF_BOARD_SETUP 1
286#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock0e163872006-06-28 10:43:36 -0500287
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_64BIT_VSPRINTF 1
289#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeliger8b625112008-03-18 11:12:44 -0500290
Jon Loeliger20476722006-10-20 15:50:15 -0500291/*
292 * I2C
293 */
294#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
295#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenk42d1f032003-10-15 23:53:47 +0000296#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
298#define CONFIG_SYS_I2C_SLAVE 0x7F
299#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
300#define CONFIG_SYS_I2C_OFFSET 0x3000
wdenk42d1f032003-10-15 23:53:47 +0000301
wdenk0ac6f8b2004-07-09 23:27:13 +0000302/* RapidIO MMU */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
304#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
305#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000306
wdenk0ac6f8b2004-07-09 23:27:13 +0000307/*
308 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300309 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000310 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
312#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
313#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
314#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
315#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
316#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000317
318#if defined(CONFIG_PCI)
319
wdenk42d1f032003-10-15 23:53:47 +0000320#define CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200321#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk0ac6f8b2004-07-09 23:27:13 +0000322
323#undef CONFIG_EEPRO100
wdenk42d1f032003-10-15 23:53:47 +0000324#undef CONFIG_TULIP
wdenk0ac6f8b2004-07-09 23:27:13 +0000325
326#if !defined(CONFIG_PCI_PNP)
327 #define PCI_ENET0_IOADDR 0xe0000000
328 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200329 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000330#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000331
332#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0ac6f8b2004-07-09 23:27:13 +0000334
335#endif /* CONFIG_PCI */
336
337
Andy Flemingccc091a2007-05-08 17:27:43 -0500338#ifdef CONFIG_TSEC_ENET
wdenk0ac6f8b2004-07-09 23:27:13 +0000339
340#ifndef CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200341#define CONFIG_NET_MULTI 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000342#endif
343
Andy Flemingccc091a2007-05-08 17:27:43 -0500344#ifndef CONFIG_MII
wdenk0ac6f8b2004-07-09 23:27:13 +0000345#define CONFIG_MII 1 /* MII PHY management */
Andy Flemingccc091a2007-05-08 17:27:43 -0500346#endif
Kim Phillips255a35772007-05-16 16:52:19 -0500347#define CONFIG_TSEC1 1
348#define CONFIG_TSEC1_NAME "TSEC0"
349#define CONFIG_TSEC2 1
350#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000351#define TSEC1_PHY_ADDR 0
352#define TSEC2_PHY_ADDR 1
353#define TSEC1_PHYIDX 0
354#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500355#define TSEC1_FLAGS TSEC_GIGABIT
356#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500357
358/* Options are: TSEC[0-1] */
359#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000360
Andy Flemingccc091a2007-05-08 17:27:43 -0500361#endif /* CONFIG_TSEC_ENET */
wdenk0ac6f8b2004-07-09 23:27:13 +0000362
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200363#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
Andy Flemingccc091a2007-05-08 17:27:43 -0500364
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200365#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk0ac6f8b2004-07-09 23:27:13 +0000366#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
367
368#if (CONFIG_ETHER_INDEX == 2)
wdenk42d1f032003-10-15 23:53:47 +0000369 /*
370 * - Rx-CLK is CLK13
371 * - Tx-CLK is CLK14
372 * - Select bus for bd/buffers
373 * - Full duplex
374 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375 #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
376 #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
377 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
378 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
wdenk42d1f032003-10-15 23:53:47 +0000379 #define FETH2_RST 0x01
wdenk0ac6f8b2004-07-09 23:27:13 +0000380#elif (CONFIG_ETHER_INDEX == 3)
wdenk42d1f032003-10-15 23:53:47 +0000381 /* need more definitions here for FE3 */
382 #define FETH3_RST 0x80
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200383#endif /* CONFIG_ETHER_INDEX */
wdenk0ac6f8b2004-07-09 23:27:13 +0000384
Andy Flemingccc091a2007-05-08 17:27:43 -0500385#ifndef CONFIG_MII
386#define CONFIG_MII 1 /* MII PHY management */
387#endif
388
wdenk0ac6f8b2004-07-09 23:27:13 +0000389#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
390
wdenk42d1f032003-10-15 23:53:47 +0000391/*
392 * GPIO pins used for bit-banged MII communications
393 */
394#define MDIO_PORT 2 /* Port C */
395#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
396#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
397#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
398
399#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
400 else iop->pdat &= ~0x00400000
401
402#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
403 else iop->pdat &= ~0x00200000
404
405#define MIIDELAY udelay(1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000406
wdenk42d1f032003-10-15 23:53:47 +0000407#endif
408
wdenk0ac6f8b2004-07-09 23:27:13 +0000409
410/*
411 * Environment
412 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200414 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200416 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
417 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000418#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200420 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200422 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000423#endif
424
wdenk0ac6f8b2004-07-09 23:27:13 +0000425#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000427
Jon Loeliger2835e512007-06-13 13:22:08 -0500428/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500429 * BOOTP options
430 */
431#define CONFIG_BOOTP_BOOTFILESIZE
432#define CONFIG_BOOTP_BOOTPATH
433#define CONFIG_BOOTP_GATEWAY
434#define CONFIG_BOOTP_HOSTNAME
435
436
437/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500438 * Command line configuration.
439 */
440#include <config_cmd_default.h>
441
442#define CONFIG_CMD_PING
443#define CONFIG_CMD_I2C
Kumar Gala82ac8c92007-12-07 12:04:30 -0600444#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500445#define CONFIG_CMD_IRQ
446#define CONFIG_CMD_SETEXPR
Jon Loeliger2835e512007-06-13 13:22:08 -0500447
448#if defined(CONFIG_PCI)
449 #define CONFIG_CMD_PCI
wdenk42d1f032003-10-15 23:53:47 +0000450#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000451
Jon Loeliger2835e512007-06-13 13:22:08 -0500452#if defined(CONFIG_ETHER_ON_FCC)
453 #define CONFIG_CMD_MII
454#endif
455
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger2835e512007-06-13 13:22:08 -0500457 #undef CONFIG_CMD_ENV
458 #undef CONFIG_CMD_LOADS
459#endif
460
wdenk42d1f032003-10-15 23:53:47 +0000461
wdenk0ac6f8b2004-07-09 23:27:13 +0000462#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000463
464/*
465 * Miscellaneous configurable options
466 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kumar Gala22abb2d2007-11-29 10:34:28 -0600468#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200469#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
470#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk0ac6f8b2004-07-09 23:27:13 +0000471
Jon Loeliger2835e512007-06-13 13:22:08 -0500472#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200473 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0ac6f8b2004-07-09 23:27:13 +0000474#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200475 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0ac6f8b2004-07-09 23:27:13 +0000476#endif
477
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200478#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
479#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
480#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
481#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
wdenk42d1f032003-10-15 23:53:47 +0000482
483/*
484 * For booting Linux, the board info and command line data
485 * have to be in the first 8 MB of memory, since this is
486 * the maximum mapped by the Linux kernel during initialization.
487 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200488#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
wdenk42d1f032003-10-15 23:53:47 +0000489
wdenk42d1f032003-10-15 23:53:47 +0000490/*
491 * Internal Definitions
492 *
493 * Boot Flags
494 */
495#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenk0ac6f8b2004-07-09 23:27:13 +0000496#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk42d1f032003-10-15 23:53:47 +0000497
Jon Loeliger2835e512007-06-13 13:22:08 -0500498#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000499#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
500#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
501#endif
502
wdenk9aea9532004-08-01 23:02:45 +0000503
504/*
505 * Environment Configuration
506 */
507
wdenk0ac6f8b2004-07-09 23:27:13 +0000508/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000509#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500510#define CONFIG_HAS_ETH0
wdenk0ac6f8b2004-07-09 23:27:13 +0000511#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
wdenke2ffd592004-12-31 09:32:47 +0000512#define CONFIG_HAS_ETH1
wdenk0ac6f8b2004-07-09 23:27:13 +0000513#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
wdenke2ffd592004-12-31 09:32:47 +0000514#define CONFIG_HAS_ETH2
wdenk0ac6f8b2004-07-09 23:27:13 +0000515#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Kumar Gala5ce71582007-11-28 22:40:31 -0600516#define CONFIG_HAS_ETH3
517#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
wdenk42d1f032003-10-15 23:53:47 +0000518#endif
519
wdenk0ac6f8b2004-07-09 23:27:13 +0000520#define CONFIG_IPADDR 192.168.1.253
521
522#define CONFIG_HOSTNAME unknown
523#define CONFIG_ROOTPATH /nfsroot
524#define CONFIG_BOOTFILE your.uImage
525
526#define CONFIG_SERVERIP 192.168.1.1
527#define CONFIG_GATEWAYIP 192.168.1.1
528#define CONFIG_NETMASK 255.255.255.0
529
530#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
531
wdenk9aea9532004-08-01 23:02:45 +0000532#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
wdenk0ac6f8b2004-07-09 23:27:13 +0000533#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
534
535#define CONFIG_BAUDRATE 115200
536
wdenk9aea9532004-08-01 23:02:45 +0000537#define CONFIG_EXTRA_ENV_SETTINGS \
Andy Fleming6b44a442008-07-14 20:04:40 -0500538 "netdev=eth0\0" \
539 "consoledev=ttyCPM\0" \
540 "ramdiskaddr=1000000\0" \
541 "ramdiskfile=your.ramdisk.u-boot\0" \
542 "fdtaddr=400000\0" \
543 "fdtfile=mpc8560ads.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000544
wdenk9aea9532004-08-01 23:02:45 +0000545#define CONFIG_NFSBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500546 "setenv bootargs root=/dev/nfs rw " \
547 "nfsroot=$serverip:$rootpath " \
548 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
549 "console=$consoledev,$baudrate $othbootargs;" \
550 "tftp $loadaddr $bootfile;" \
551 "tftp $fdtaddr $fdtfile;" \
552 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000553
554#define CONFIG_RAMBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500555 "setenv bootargs root=/dev/ram rw " \
556 "console=$consoledev,$baudrate $othbootargs;" \
557 "tftp $ramdiskaddr $ramdiskfile;" \
558 "tftp $loadaddr $bootfile;" \
559 "tftp $fdtaddr $fdtfile;" \
560 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000561
562#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000563
564#endif /* __CONFIG_H */