blob: c45525db00b498155aef250f8f49ed02ab43e331 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Stefan Roese512f8d52006-05-10 14:10:41 +02002 * (C) Copyright 2000-2006
wdenkc6097192002-11-03 00:24:07 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
wdenkc6097192002-11-03 00:24:07 +000025 * CPU specific code
26 *
27 * written or collected and sometimes rewritten by
28 * Magnus Damm <damm@bitsmart.com>
29 *
30 * minor modifications by
31 * Wolfgang Denk <wd@denx.de>
32 */
33
34#include <common.h>
35#include <watchdog.h>
36#include <command.h>
37#include <asm/cache.h>
38#include <ppc4xx.h>
39
Wolfgang Denkd87080b2006-03-31 18:32:53 +020040#if !defined(CONFIG_405)
41DECLARE_GLOBAL_DATA_PTR;
42#endif
43
Stefan Roesef3443862006-10-07 11:30:52 +020044#if defined(CONFIG_BOARD_RESET)
45void board_reset(void);
46#endif
47
Stefan Roese3d9569b2005-11-27 19:36:26 +010048#if defined(CONFIG_440)
49#define FREQ_EBC (sys_info.freqEPB)
50#else
51#define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
52#endif
53
Stefan Roese887e2ec2006-09-07 11:51:23 +020054#if defined(CONFIG_405GP) || \
55 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
56 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010057
58#define PCI_ASYNC
59
60int pci_async_enabled(void)
61{
62#if defined(CONFIG_405GP)
63 return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
64#endif
65
Stefan Roese887e2ec2006-09-07 11:51:23 +020066#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
67 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010068 unsigned long val;
69
Wolfgang Denk74812662005-12-12 16:06:05 +010070 mfsdr(sdr_sdstp1, val);
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010071 return (val & SDR0_SDSTP1_PAME_MASK);
72#endif
73}
74#endif
75
Stefan Roesea46726f2005-11-29 19:13:38 +010076#if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010077int pci_arbiter_enabled(void)
78{
79#if defined(CONFIG_405GP)
80 return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
81#endif
82
83#if defined(CONFIG_405EP)
84 return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
85#endif
86
87#if defined(CONFIG_440GP)
88 return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
89#endif
90
Stefan Roese887e2ec2006-09-07 11:51:23 +020091#if defined(CONFIG_440GX) || \
92 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
93 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
94 defined(CONFIG_440SP) || defined(CONFIG_440SPE)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010095 unsigned long val;
96
97 mfsdr(sdr_sdstp1, val);
98 return (val & SDR0_SDSTP1_PAE_MASK);
99#endif
100}
101#endif
102
Stefan Roese887e2ec2006-09-07 11:51:23 +0200103#if defined(CONFIG_405EP) || defined(CONFIG_440GX) || \
104 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
105 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
106 defined(CONFIG_440SP) || defined(CONFIG_440SPE)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100107
108#define I2C_BOOTROM
109
110int i2c_bootrom_enabled(void)
111{
112#if defined(CONFIG_405EP)
113 return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200114#else
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100115 unsigned long val;
116
117 mfsdr(sdr_sdcs, val);
118 return (val & SDR0_SDCS_SDD);
119#endif
120}
Stefan Roese887e2ec2006-09-07 11:51:23 +0200121
122#if defined(CONFIG_440GX)
123#define SDR0_PINSTP_SHIFT 29
124static char *bootstrap_str[] = {
125 "EBC (16 bits)",
126 "EBC (8 bits)",
127 "EBC (32 bits)",
128 "EBC (8 bits)",
129 "PCI",
130 "I2C (Addr 0x54)",
131 "Reserved",
132 "I2C (Addr 0x50)",
133};
134#endif
135
136#if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
137#define SDR0_PINSTP_SHIFT 30
138static char *bootstrap_str[] = {
139 "EBC (8 bits)",
140 "PCI",
141 "I2C (Addr 0x54)",
142 "I2C (Addr 0x50)",
143};
144#endif
145
146#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
147#define SDR0_PINSTP_SHIFT 29
148static char *bootstrap_str[] = {
149 "EBC (8 bits)",
150 "PCI",
151 "NAND (8 bits)",
152 "EBC (16 bits)",
153 "EBC (16 bits)",
154 "I2C (Addr 0x54)",
155 "PCI",
156 "I2C (Addr 0x52)",
157};
158#endif
159
160#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
161#define SDR0_PINSTP_SHIFT 29
162static char *bootstrap_str[] = {
163 "EBC (8 bits)",
164 "EBC (16 bits)",
165 "EBC (16 bits)",
166 "NAND (8 bits)",
167 "PCI",
168 "I2C (Addr 0x54)",
169 "PCI",
170 "I2C (Addr 0x52)",
171};
172#endif
173
174#if defined(SDR0_PINSTP_SHIFT)
175static int bootstrap_option(void)
176{
177 unsigned long val;
178
179 mfsdr(sdr_pinstp, val);
180 return ((val & 0xe0000000) >> SDR0_PINSTP_SHIFT);
181}
182#endif /* SDR0_PINSTP_SHIFT */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100183#endif
184
Stefan Roese3d9569b2005-11-27 19:36:26 +0100185
186#if defined(CONFIG_440)
187static int do_chip_reset(unsigned long sys0, unsigned long sys1);
188#endif
189
wdenkc6097192002-11-03 00:24:07 +0000190
191int checkcpu (void)
192{
Stefan Roese3d9569b2005-11-27 19:36:26 +0100193#if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
Stefan Roese3d9569b2005-11-27 19:36:26 +0100194 uint pvr = get_pvr();
wdenkc6097192002-11-03 00:24:07 +0000195 ulong clock = gd->cpu_clk;
196 char buf[32];
wdenkc6097192002-11-03 00:24:07 +0000197
Stefan Roese3d9569b2005-11-27 19:36:26 +0100198#if !defined(CONFIG_IOP480)
Wolfgang Denkba999c52006-10-20 17:54:33 +0200199 char addstr[64] = "";
Stefan Roese3d9569b2005-11-27 19:36:26 +0100200 sys_info_t sys_info;
wdenkc6097192002-11-03 00:24:07 +0000201
202 puts ("CPU: ");
203
204 get_sys_info(&sys_info);
205
Stefan Roese3d9569b2005-11-27 19:36:26 +0100206 puts("AMCC PowerPC 4");
207
208#if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
209 puts("05");
wdenkc6097192002-11-03 00:24:07 +0000210#endif
Stefan Roese3d9569b2005-11-27 19:36:26 +0100211#if defined(CONFIG_440)
212 puts("40");
wdenkc6097192002-11-03 00:24:07 +0000213#endif
Stefan Roese3d9569b2005-11-27 19:36:26 +0100214
wdenkc6097192002-11-03 00:24:07 +0000215 switch (pvr) {
216 case PVR_405GP_RB:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100217 puts("GP Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000218 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100219
wdenkc6097192002-11-03 00:24:07 +0000220 case PVR_405GP_RC:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100221 puts("GP Rev. C");
wdenkc6097192002-11-03 00:24:07 +0000222 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100223
wdenkc6097192002-11-03 00:24:07 +0000224 case PVR_405GP_RD:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100225 puts("GP Rev. D");
wdenkc6097192002-11-03 00:24:07 +0000226 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100227
wdenk42dfe7a2004-03-14 22:25:36 +0000228#ifdef CONFIG_405GP
Stefan Roese3d9569b2005-11-27 19:36:26 +0100229 case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
230 puts("GP Rev. E");
wdenkc6097192002-11-03 00:24:07 +0000231 break;
232#endif
Stefan Roese3d9569b2005-11-27 19:36:26 +0100233
wdenkc6097192002-11-03 00:24:07 +0000234 case PVR_405CR_RA:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100235 puts("CR Rev. A");
wdenkc6097192002-11-03 00:24:07 +0000236 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100237
wdenkc6097192002-11-03 00:24:07 +0000238 case PVR_405CR_RB:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100239 puts("CR Rev. B");
240 break;
241
242#ifdef CONFIG_405CR
243 case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
244 puts("CR Rev. C");
245 break;
246#endif
247
248 case PVR_405GPR_RB:
249 puts("GPr Rev. B");
250 break;
251
stroeseb867d702003-05-23 11:18:02 +0000252 case PVR_405EP_RB:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100253 puts("EP Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000254 break;
wdenkc6097192002-11-03 00:24:07 +0000255
256#if defined(CONFIG_440)
wdenk8bde7f72003-06-27 21:31:46 +0000257 case PVR_440GP_RB:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200258 puts("GP Rev. B");
wdenk4d816772003-09-03 14:03:26 +0000259 /* See errata 1.12: CHIP_4 */
260 if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
261 (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
262 puts ( "\n\t CPC0_SYSx DCRs corrupted. "
263 "Resetting chip ...\n");
264 udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
265 do_chip_reset ( mfdcr(cpc0_strp0),
266 mfdcr(cpc0_strp1) );
267 }
wdenkc6097192002-11-03 00:24:07 +0000268 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100269
wdenk8bde7f72003-06-27 21:31:46 +0000270 case PVR_440GP_RC:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200271 puts("GP Rev. C");
wdenkba56f622004-02-06 23:19:44 +0000272 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100273
wdenkba56f622004-02-06 23:19:44 +0000274 case PVR_440GX_RA:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200275 puts("GX Rev. A");
wdenkba56f622004-02-06 23:19:44 +0000276 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100277
wdenkba56f622004-02-06 23:19:44 +0000278 case PVR_440GX_RB:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200279 puts("GX Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000280 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100281
stroese0a7c5392005-04-07 05:33:41 +0000282 case PVR_440GX_RC:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200283 puts("GX Rev. C");
stroese0a7c5392005-04-07 05:33:41 +0000284 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100285
Stefan Roese57275b62005-11-01 10:08:03 +0100286 case PVR_440GX_RF:
287 puts("GX Rev. F");
288 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100289
Stefan Roesec157d8e2005-08-01 16:41:48 +0200290 case PVR_440EP_RA:
291 puts("EP Rev. A");
292 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100293
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200294#ifdef CONFIG_440EP
295 case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200296 puts("EP Rev. B");
297 break;
Stefan Roese512f8d52006-05-10 14:10:41 +0200298
299 case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
300 puts("EP Rev. C");
301 break;
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200302#endif /* CONFIG_440EP */
Stefan Roese3d9569b2005-11-27 19:36:26 +0100303
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200304#ifdef CONFIG_440GR
305 case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
306 puts("GR Rev. A");
307 break;
Stefan Roese512f8d52006-05-10 14:10:41 +0200308
Stefan Roese5770a1e2006-05-18 19:21:53 +0200309 case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
Stefan Roese512f8d52006-05-10 14:10:41 +0200310 puts("GR Rev. B");
311 break;
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200312#endif /* CONFIG_440GR */
Stefan Roese3d9569b2005-11-27 19:36:26 +0100313#endif /* CONFIG_440 */
314
Stefan Roese887e2ec2006-09-07 11:51:23 +0200315 case PVR_440EPX1_RA:
Stefan Roeseedf0b542006-10-18 15:59:35 +0200316 puts("EPx Rev. A");
317 strcpy(addstr, "Security/Kasumi support");
Stefan Roese887e2ec2006-09-07 11:51:23 +0200318 break;
319
320 case PVR_440EPX2_RA:
Stefan Roeseedf0b542006-10-18 15:59:35 +0200321 puts("EPx Rev. A");
322 strcpy(addstr, "No Security/Kasumi support");
Stefan Roese887e2ec2006-09-07 11:51:23 +0200323 break;
324
325 case PVR_440GRX1_RA:
Stefan Roeseedf0b542006-10-18 15:59:35 +0200326 puts("GRx Rev. A");
327 strcpy(addstr, "Security/Kasumi support");
Stefan Roese887e2ec2006-09-07 11:51:23 +0200328 break;
329
330 case PVR_440GRX2_RA:
Stefan Roeseedf0b542006-10-18 15:59:35 +0200331 puts("GRx Rev. A");
332 strcpy(addstr, "No Security/Kasumi support");
Stefan Roese887e2ec2006-09-07 11:51:23 +0200333 break;
334
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100335 case PVR_440SP_RA:
336 puts("SP Rev. A");
337 break;
338
339 case PVR_440SP_RB:
340 puts("SP Rev. B");
341 break;
342
Marian Balakowicz6c5879f2006-06-30 16:30:46 +0200343 case PVR_440SPe_RA:
Marian Balakowiczfe84b482006-07-03 23:42:36 +0200344 puts("SPe Rev. A");
Marian Balakowicz6c5879f2006-06-30 16:30:46 +0200345 break;
Marian Balakowiczfe84b482006-07-03 23:42:36 +0200346
Marian Balakowicz6c5879f2006-06-30 16:30:46 +0200347 case PVR_440SPe_RB:
Marian Balakowiczfe84b482006-07-03 23:42:36 +0200348 puts("SPe Rev. B");
Marian Balakowicz6c5879f2006-06-30 16:30:46 +0200349 break;
Marian Balakowiczfe84b482006-07-03 23:42:36 +0200350
wdenk8bde7f72003-06-27 21:31:46 +0000351 default:
Stefan Roese17f50f222005-08-04 17:09:16 +0200352 printf (" UNKNOWN (PVR=%08x)", pvr);
wdenkc6097192002-11-03 00:24:07 +0000353 break;
354 }
Stefan Roese3d9569b2005-11-27 19:36:26 +0100355
356 printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
357 sys_info.freqPLB / 1000000,
358 sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
359 FREQ_EBC / 1000000);
360
Stefan Roeseedf0b542006-10-18 15:59:35 +0200361 if (addstr[0] != 0)
362 printf(" %s\n", addstr);
363
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100364#if defined(I2C_BOOTROM)
365 printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
Stefan Roese887e2ec2006-09-07 11:51:23 +0200366#if defined(SDR0_PINSTP_SHIFT)
367 printf (" Bootstrap Option %c - ", (char)bootstrap_option() + 'A');
368 printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
Wolfgang Denkba999c52006-10-20 17:54:33 +0200369#endif /* SDR0_PINSTP_SHIFT */
370#endif /* I2C_BOOTROM */
Stefan Roese3d9569b2005-11-27 19:36:26 +0100371
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100372#if defined(CONFIG_PCI)
373 printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
Stefan Roese3d9569b2005-11-27 19:36:26 +0100374#endif
375
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100376#if defined(PCI_ASYNC)
377 if (pci_async_enabled()) {
Stefan Roese3d9569b2005-11-27 19:36:26 +0100378 printf (", PCI async ext clock used");
379 } else {
380 printf (", PCI sync clock at %lu MHz",
381 sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
382 }
383#endif
384
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100385#if defined(CONFIG_PCI)
Stefan Roese3d9569b2005-11-27 19:36:26 +0100386 putc('\n');
387#endif
388
389#if defined(CONFIG_405EP)
390 printf (" 16 kB I-Cache 16 kB D-Cache");
391#elif defined(CONFIG_440)
392 printf (" 32 kB I-Cache 32 kB D-Cache");
393#else
394 printf (" 16 kB I-Cache %d kB D-Cache",
395 ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
396#endif
397#endif /* !defined(CONFIG_IOP480) */
398
399#if defined(CONFIG_IOP480)
400 printf ("PLX IOP480 (PVR=%08x)", pvr);
401 printf (" at %s MHz:", strmhz(buf, clock));
402 printf (" %u kB I-Cache", 4);
403 printf (" %u kB D-Cache", 2);
404#endif
405
406#endif /* !defined(CONFIG_405) */
407
408 putc ('\n');
wdenkc6097192002-11-03 00:24:07 +0000409
410 return 0;
411}
412
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200413#if defined (CONFIG_440SPE)
414int ppc440spe_revB() {
415 unsigned int pvr;
416
417 pvr = get_pvr();
418 if (pvr == PVR_440SPe_RB)
419 return 1;
420 else
421 return 0;
422}
423#endif
wdenkc6097192002-11-03 00:24:07 +0000424
425/* ------------------------------------------------------------------------- */
426
wdenk8bde7f72003-06-27 21:31:46 +0000427int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
wdenkc6097192002-11-03 00:24:07 +0000428{
Stefan Roese1c2ce222006-11-27 14:12:17 +0100429#if defined(CFG_4xx_RESET_TYPE)
430 mtspr(dbcr0, CFG_4xx_RESET_TYPE << 28);
Stefan Roesec157d8e2005-08-01 16:41:48 +0200431#else
wdenk8bde7f72003-06-27 21:31:46 +0000432 /*
433 * Initiate system reset in debug control register DBCR
434 */
Stefan Roesef3443862006-10-07 11:30:52 +0200435 mtspr(dbcr0, 0x30000000);
436#endif /* defined(CONFIG_BOARD_RESET) */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200437
wdenkc6097192002-11-03 00:24:07 +0000438 return 1;
439}
440
441#if defined(CONFIG_440)
Stefan Roese3d9569b2005-11-27 19:36:26 +0100442static int do_chip_reset (unsigned long sys0, unsigned long sys1)
wdenkc6097192002-11-03 00:24:07 +0000443{
wdenk4d816772003-09-03 14:03:26 +0000444 /* Changes to cpc0_sys0 and cpc0_sys1 require chip
445 * reset.
446 */
447 mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
448 mtdcr (cpc0_sys0, sys0);
449 mtdcr (cpc0_sys1, sys1);
450 mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
451 mtspr (dbcr0, 0x20000000); /* Reset the chip */
wdenkc6097192002-11-03 00:24:07 +0000452
wdenk4d816772003-09-03 14:03:26 +0000453 return 1;
wdenkc6097192002-11-03 00:24:07 +0000454}
455#endif
456
457
458/*
459 * Get timebase clock frequency
460 */
461unsigned long get_tbclk (void)
462{
Stefan Roese3d9569b2005-11-27 19:36:26 +0100463#if !defined(CONFIG_IOP480)
wdenkc6097192002-11-03 00:24:07 +0000464 sys_info_t sys_info;
465
466 get_sys_info(&sys_info);
467 return (sys_info.freqProcessor);
wdenkc6097192002-11-03 00:24:07 +0000468#else
Stefan Roese3d9569b2005-11-27 19:36:26 +0100469 return (66000000);
wdenkc6097192002-11-03 00:24:07 +0000470#endif
471
472}
473
474
475#if defined(CONFIG_WATCHDOG)
476void
477watchdog_reset(void)
478{
479 int re_enable = disable_interrupts();
480 reset_4xx_watchdog();
481 if (re_enable) enable_interrupts();
482}
483
484void
485reset_4xx_watchdog(void)
486{
487 /*
488 * Clear TSR(WIS) bit
489 */
490 mtspr(tsr, 0x40000000);
491}
492#endif /* CONFIG_WATCHDOG */