blob: 034940a8bc901e696d491b5d5904947cbd8dc354 [file] [log] [blame]
Kumar Gala129ba612008-08-12 11:13:08 -05001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
Kumar Gala129ba612008-08-12 11:13:08 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala129ba612008-08-12 11:13:08 -05005 */
6
7/*
8 * mpc8572ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Gala509c4c42010-05-21 04:05:14 -050014#include "../board/freescale/common/ics307_clk.h"
15
Kumar Galacb14e932010-11-12 08:22:01 -060016#ifndef CONFIG_SYS_TEXT_BASE
York Sun18025752014-04-25 12:06:17 -070017#define CONFIG_SYS_TEXT_BASE 0xeff40000
Kumar Galacb14e932010-11-12 08:22:01 -060018#endif
19
Kumar Gala7a577fd2011-01-12 02:48:53 -060020#ifndef CONFIG_RESET_VECTOR_ADDRESS
21#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
22#endif
23
Kumar Galacb14e932010-11-12 08:22:01 -060024#ifndef CONFIG_SYS_MONITOR_BASE
25#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
26#endif
27
Kumar Gala129ba612008-08-12 11:13:08 -050028/* High Level Configuration Options */
29#define CONFIG_BOOKE 1 /* BOOKE */
30#define CONFIG_E500 1 /* BOOKE e500 family */
Kumar Gala129ba612008-08-12 11:13:08 -050031#define CONFIG_MPC8572 1
32#define CONFIG_MPC8572DS 1
33#define CONFIG_MP 1 /* support multiple processors */
Kumar Gala129ba612008-08-12 11:13:08 -050034
Kumar Galac51fc5d2009-01-23 14:22:13 -060035#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Gala129ba612008-08-12 11:13:08 -050036#define CONFIG_PCI 1 /* Enable PCI/PCIE */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040037#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
38#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
39#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala129ba612008-08-12 11:13:08 -050040#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000041#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala129ba612008-08-12 11:13:08 -050042#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050043#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala129ba612008-08-12 11:13:08 -050044
45#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
46
47#define CONFIG_TSEC_ENET /* tsec ethernet support */
48#define CONFIG_ENV_OVERWRITE
49
Kumar Gala509c4c42010-05-21 04:05:14 -050050#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
51#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
Haiying Wang4ca06602008-10-03 12:37:41 -040052#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala129ba612008-08-12 11:13:08 -050053
54/*
55 * These can be toggled for performance analysis, otherwise use default.
56 */
57#define CONFIG_L2_CACHE /* toggle L2 cache */
58#define CONFIG_BTB /* toggle branch predition */
Kumar Gala129ba612008-08-12 11:13:08 -050059
60#define CONFIG_ENABLE_36BIT_PHYS 1
61
Kumar Gala18af1c52009-01-23 14:22:14 -060062#ifdef CONFIG_PHYS_64BIT
63#define CONFIG_ADDR_MAP 1
64#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
65#endif
66
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
68#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Gala129ba612008-08-12 11:13:08 -050069#define CONFIG_PANIC_HANG /* do not reset board on panic */
70
71/*
Kumar Galacb14e932010-11-12 08:22:01 -060072 * Config the L2 Cache as L2 SRAM
73 */
74#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
75#ifdef CONFIG_PHYS_64BIT
76#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
77#else
78#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
79#endif
80#define CONFIG_SYS_L2_SIZE (512 << 10)
81#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
82
Timur Tabie46fedf2011-08-04 18:03:41 -050083#define CONFIG_SYS_CCSRBAR 0xffe00000
84#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala129ba612008-08-12 11:13:08 -050085
Kumar Gala8d22ddc2011-11-09 09:10:49 -060086#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050087#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Kumar Galacb14e932010-11-12 08:22:01 -060088#endif
89
Kumar Gala129ba612008-08-12 11:13:08 -050090/* DDR Setup */
Kumar Galaf8523cb2009-02-06 09:56:35 -060091#define CONFIG_VERY_BIG_RAM
York Sun5614e712013-09-30 09:22:09 -070092#define CONFIG_SYS_FSL_DDR2
Kumar Gala129ba612008-08-12 11:13:08 -050093#undef CONFIG_FSL_DDR_INTERACTIVE
94#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
95#define CONFIG_DDR_SPD
Kumar Gala129ba612008-08-12 11:13:08 -050096
York Sund34897d2011-01-25 21:51:29 -080097#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080098#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala129ba612008-08-12 11:13:08 -050099#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
102#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala129ba612008-08-12 11:13:08 -0500103
104#define CONFIG_NUM_DDR_CONTROLLERS 2
105#define CONFIG_DIMM_SLOTS_PER_CTLR 1
106#define CONFIG_CHIP_SELECTS_PER_CTRL 2
107
108/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala129ba612008-08-12 11:13:08 -0500110#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
111#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
112
113/* These are used when DDR doesn't use SPD. */
Dave Liudc889e82008-11-28 20:16:58 +0800114#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
115#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
116#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
117#define CONFIG_SYS_DDR_TIMING_3 0x00020000
118#define CONFIG_SYS_DDR_TIMING_0 0x00260802
119#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
120#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
121#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800123#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liudc889e82008-11-28 20:16:58 +0800125#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
126#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800128#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
129#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala129ba612008-08-12 11:13:08 -0500130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
132#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
133#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala129ba612008-08-12 11:13:08 -0500134
135/*
Kumar Gala129ba612008-08-12 11:13:08 -0500136 * Make sure required options are set
137 */
138#ifndef CONFIG_SPD_EEPROM
139#error ("CONFIG_SPD_EEPROM is required")
140#endif
141
142#undef CONFIG_CLOCKS_IN_MHZ
143
144/*
145 * Memory map
146 *
147 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
148 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
149 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
150 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
151 *
152 * Localbus cacheable (TBD)
153 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
154 *
155 * Localbus non-cacheable
156 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
157 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100158 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala129ba612008-08-12 11:13:08 -0500159 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
160 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
161 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
162 */
163
164/*
165 * Local Bus Definitions
166 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala18af1c52009-01-23 14:22:14 -0600168#ifdef CONFIG_PHYS_64BIT
169#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
170#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600171#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600172#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500173
Kumar Galacb14e932010-11-12 08:22:01 -0600174#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000175 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Kumar Galacb14e932010-11-12 08:22:01 -0600176#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500177
Kumar Galac953ddf2008-12-02 14:19:34 -0600178#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
179#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500180
Kumar Gala18af1c52009-01-23 14:22:14 -0600181#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala129ba612008-08-12 11:13:08 -0500183#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
186#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
187#undef CONFIG_SYS_FLASH_CHECKSUM
188#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
189#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala129ba612008-08-12 11:13:08 -0500190
Kumar Galacb14e932010-11-12 08:22:01 -0600191#undef CONFIG_SYS_RAMBOOT
Kumar Gala129ba612008-08-12 11:13:08 -0500192
193#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_CFI
195#define CONFIG_SYS_FLASH_EMPTY_INFO
196#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala129ba612008-08-12 11:13:08 -0500197
198#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
199
Kumar Gala558710b2010-11-19 08:53:25 -0600200#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala129ba612008-08-12 11:13:08 -0500201#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
202#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala18af1c52009-01-23 14:22:14 -0600203#ifdef CONFIG_PHYS_64BIT
204#define PIXIS_BASE_PHYS 0xfffdf0000ull
205#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600206#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600207#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500208
Kumar Gala52b565f2008-12-02 14:19:33 -0600209#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala129ba612008-08-12 11:13:08 -0500211
212#define PIXIS_ID 0x0 /* Board ID at offset 0 */
213#define PIXIS_VER 0x1 /* Board version at offset 1 */
214#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
215#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
216#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
217#define PIXIS_PWR 0x5 /* PIXIS Power status register */
218#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
219#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
220#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
221#define PIXIS_VCTL 0x10 /* VELA Control Register */
222#define PIXIS_VSTAT 0x11 /* VELA Status Register */
223#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
224#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
225#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
226#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500227#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
228#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
229#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
230#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
231#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala129ba612008-08-12 11:13:08 -0500232#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
233#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
234#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
235#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
236#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
237#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
238#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
239#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
240#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
241#define PIXIS_VWATCH 0x24 /* Watchdog Register */
242#define PIXIS_LED 0x25 /* LED Register */
243
Kumar Galacb14e932010-11-12 08:22:01 -0600244#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
245
Kumar Gala129ba612008-08-12 11:13:08 -0500246/* old pixis referenced names */
247#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
248#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yu7e183ca2008-10-10 11:40:59 +0800250#define PIXIS_VSPEED2_TSEC1SER 0x8
251#define PIXIS_VSPEED2_TSEC2SER 0x4
252#define PIXIS_VSPEED2_TSEC3SER 0x2
253#define PIXIS_VSPEED2_TSEC4SER 0x1
254#define PIXIS_VCFGEN1_TSEC1SER 0x20
255#define PIXIS_VCFGEN1_TSEC2SER 0x20
256#define PIXIS_VCFGEN1_TSEC3SER 0x20
257#define PIXIS_VCFGEN1_TSEC4SER 0x20
258#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
259 | PIXIS_VSPEED2_TSEC2SER \
260 | PIXIS_VSPEED2_TSEC3SER \
261 | PIXIS_VSPEED2_TSEC4SER)
262#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
263 | PIXIS_VCFGEN1_TSEC2SER \
264 | PIXIS_VCFGEN1_TSEC3SER \
265 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala129ba612008-08-12 11:13:08 -0500266
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_INIT_RAM_LOCK 1
268#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200269#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala129ba612008-08-12 11:13:08 -0500270
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200271#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
275#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala129ba612008-08-12 11:13:08 -0500276
Kumar Galacb14e932010-11-12 08:22:01 -0600277#ifndef CONFIG_NAND_SPL
Haiying Wangc013b742008-10-29 13:32:59 -0400278#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600279#ifdef CONFIG_PHYS_64BIT
280#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
281#else
Haiying Wangc013b742008-10-29 13:32:59 -0400282#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600283#endif
Kumar Galacb14e932010-11-12 08:22:01 -0600284#else
285#define CONFIG_SYS_NAND_BASE 0xfff00000
286#ifdef CONFIG_PHYS_64BIT
287#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
288#else
289#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
290#endif
291#endif
292
Haiying Wangc013b742008-10-29 13:32:59 -0400293#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
294 CONFIG_SYS_NAND_BASE + 0x40000, \
295 CONFIG_SYS_NAND_BASE + 0x80000,\
296 CONFIG_SYS_NAND_BASE + 0xC0000}
297#define CONFIG_SYS_MAX_NAND_DEVICE 4
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100298#define CONFIG_CMD_NAND 1
299#define CONFIG_NAND_FSL_ELBC 1
Haiying Wangc013b742008-10-29 13:32:59 -0400300#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha68ec9c82013-10-04 13:47:58 +0530301#define CONFIG_SYS_NAND_MAX_OOBFREE 5
302#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Haiying Wangc013b742008-10-29 13:32:59 -0400303
Kumar Galacb14e932010-11-12 08:22:01 -0600304/* NAND boot: 4K NAND loader config */
305#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
306#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
307#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
308#define CONFIG_SYS_NAND_U_BOOT_START \
309 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
310#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
311#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
312#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
313
Haiying Wangc013b742008-10-29 13:32:59 -0400314/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500315#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100316 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
317 | BR_PS_8 /* Port Size = 8 bit */ \
318 | BR_MS_FCM /* MSEL = FCM */ \
319 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500320#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100321 | OR_FCM_PGS /* Large Page*/ \
322 | OR_FCM_CSCT \
323 | OR_FCM_CST \
324 | OR_FCM_CHT \
325 | OR_FCM_SCY_1 \
326 | OR_FCM_TRLX \
327 | OR_FCM_EHTR)
Haiying Wangc013b742008-10-29 13:32:59 -0400328
Kumar Galacb14e932010-11-12 08:22:01 -0600329#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
330#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500331#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
332#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000333#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100334 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
335 | BR_PS_8 /* Port Size = 8 bit */ \
336 | BR_MS_FCM /* MSEL = FCM */ \
337 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500338#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000339#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100340 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
341 | BR_PS_8 /* Port Size = 8 bit */ \
342 | BR_MS_FCM /* MSEL = FCM */ \
343 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500344#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400345
Timur Tabi7ee41102012-07-06 07:39:26 +0000346#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100347 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
348 | BR_PS_8 /* Port Size = 8 bit */ \
349 | BR_MS_FCM /* MSEL = FCM */ \
350 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500351#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400352
Kumar Gala129ba612008-08-12 11:13:08 -0500353/* Serial Port - controlled on board with jumper J8
354 * open - index 2
355 * shorted - index 1
356 */
357#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_NS16550_SERIAL
359#define CONFIG_SYS_NS16550_REG_SIZE 1
360#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galacb14e932010-11-12 08:22:01 -0600361#ifdef CONFIG_NAND_SPL
362#define CONFIG_NS16550_MIN_FUNCTIONS
363#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala129ba612008-08-12 11:13:08 -0500366 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
367
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
369#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala129ba612008-08-12 11:13:08 -0500370
Kumar Gala129ba612008-08-12 11:13:08 -0500371/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200372#define CONFIG_SYS_I2C
373#define CONFIG_SYS_I2C_FSL
374#define CONFIG_SYS_FSL_I2C_SPEED 400000
375#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
376#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
377#define CONFIG_SYS_FSL_I2C2_SPEED 400000
378#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
379#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
380#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Kumar Gala129ba612008-08-12 11:13:08 -0500382
383/*
Haiying Wang445a7b32008-10-03 11:47:30 -0400384 * I2C2 EEPROM
385 */
386#define CONFIG_ID_EEPROM
387#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang445a7b32008-10-03 11:47:30 -0400389#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
391#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
392#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang445a7b32008-10-03 11:47:30 -0400393
394/*
Kumar Gala129ba612008-08-12 11:13:08 -0500395 * General PCI
396 * Memory space is mapped 1-1, but I/O space must start from 0.
397 */
398
Kumar Gala129ba612008-08-12 11:13:08 -0500399/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600400#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600401#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600402#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500403#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600404#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
405#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600406#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600407#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600408#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600410#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600411#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600412#ifdef CONFIG_PHYS_64BIT
413#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
414#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600416#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200417#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500418
419/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600420#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600421#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600422#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500423#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600424#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
425#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600426#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600427#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600428#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200429#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600430#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600431#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600432#ifdef CONFIG_PHYS_64BIT
433#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
434#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Gala18af1c52009-01-23 14:22:14 -0600436#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500438
439/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600440#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600441#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600442#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500443#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600444#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
445#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600446#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600447#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600448#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600450#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600451#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600452#ifdef CONFIG_PHYS_64BIT
453#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
454#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200455#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Gala18af1c52009-01-23 14:22:14 -0600456#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500458
459#if defined(CONFIG_PCI)
460
461/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600462#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala129ba612008-08-12 11:13:08 -0500463
464/* video */
Kumar Gala129ba612008-08-12 11:13:08 -0500465
466#if defined(CONFIG_VIDEO)
467#define CONFIG_BIOSEMU
Kumar Gala129ba612008-08-12 11:13:08 -0500468#define CONFIG_VIDEO_SW_CURSOR
Kumar Gala129ba612008-08-12 11:13:08 -0500469#define CONFIG_ATI_RADEON_FB
470#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200471#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500472#endif
473
Kumar Gala129ba612008-08-12 11:13:08 -0500474#define CONFIG_PCI_PNP /* do pci plug-and-play */
475
476#undef CONFIG_EEPRO100
477#undef CONFIG_TULIP
Kumar Gala129ba612008-08-12 11:13:08 -0500478
Kumar Gala129ba612008-08-12 11:13:08 -0500479#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600480 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
481 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala129ba612008-08-12 11:13:08 -0500482 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
483#endif
484
485#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
486#define CONFIG_DOS_PARTITION
487#define CONFIG_SCSI_AHCI
488
489#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500490#define CONFIG_LIBATA
Kumar Gala129ba612008-08-12 11:13:08 -0500491#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
493#define CONFIG_SYS_SCSI_MAX_LUN 1
494#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
495#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Kumar Gala129ba612008-08-12 11:13:08 -0500496#endif /* SCSI */
497
498#endif /* CONFIG_PCI */
499
Kumar Gala129ba612008-08-12 11:13:08 -0500500#if defined(CONFIG_TSEC_ENET)
501
Kumar Gala129ba612008-08-12 11:13:08 -0500502#define CONFIG_MII 1 /* MII PHY management */
503#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
504#define CONFIG_TSEC1 1
505#define CONFIG_TSEC1_NAME "eTSEC1"
506#define CONFIG_TSEC2 1
507#define CONFIG_TSEC2_NAME "eTSEC2"
508#define CONFIG_TSEC3 1
509#define CONFIG_TSEC3_NAME "eTSEC3"
510#define CONFIG_TSEC4 1
511#define CONFIG_TSEC4_NAME "eTSEC4"
512
Liu Yu7e183ca2008-10-10 11:40:59 +0800513#define CONFIG_PIXIS_SGMII_CMD
514#define CONFIG_FSL_SGMII_RISER 1
515#define SGMII_RISER_PHY_OFFSET 0x1c
516
517#ifdef CONFIG_FSL_SGMII_RISER
518#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
519#endif
520
Kumar Gala129ba612008-08-12 11:13:08 -0500521#define TSEC1_PHY_ADDR 0
522#define TSEC2_PHY_ADDR 1
523#define TSEC3_PHY_ADDR 2
524#define TSEC4_PHY_ADDR 3
525
526#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
527#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
528#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
529#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
530
531#define TSEC1_PHYIDX 0
532#define TSEC2_PHYIDX 0
533#define TSEC3_PHYIDX 0
534#define TSEC4_PHYIDX 0
535
536#define CONFIG_ETHPRIME "eTSEC1"
537
538#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
539#endif /* CONFIG_TSEC_ENET */
540
541/*
542 * Environment
543 */
Kumar Galacb14e932010-11-12 08:22:01 -0600544
545#if defined(CONFIG_SYS_RAMBOOT)
Kumar Galacb14e932010-11-12 08:22:01 -0600546
547#else
548 #define CONFIG_ENV_IS_IN_FLASH 1
549 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
550 #define CONFIG_ENV_ADDR 0xfff80000
551 #else
552 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
553 #endif
554 #define CONFIG_ENV_SIZE 0x2000
555 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
556#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500557
558#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200559#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala129ba612008-08-12 11:13:08 -0500560
561/*
562 * Command line configuration.
563 */
York Sun67f94472011-01-26 00:14:57 -0600564#define CONFIG_CMD_ERRATA
Kumar Gala129ba612008-08-12 11:13:08 -0500565#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500566#define CONFIG_CMD_REGINFO
Kumar Gala129ba612008-08-12 11:13:08 -0500567
568#if defined(CONFIG_PCI)
569#define CONFIG_CMD_PCI
Simon Glassc649e3c2016-05-01 11:36:02 -0600570#define CONFIG_SCSI
Kumar Gala129ba612008-08-12 11:13:08 -0500571#endif
572
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800573/*
574 * USB
575 */
576#define CONFIG_USB_EHCI
577
578#ifdef CONFIG_USB_EHCI
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800579#define CONFIG_USB_EHCI_PCI
580#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800581#define CONFIG_PCI_EHCI_DEVICE 0
582#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
583#endif
584
Kumar Gala129ba612008-08-12 11:13:08 -0500585#undef CONFIG_WATCHDOG /* watchdog disabled */
586
587/*
588 * Miscellaneous configurable options
589 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200590#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500591#define CONFIG_CMDLINE_EDITING /* Command-line editing */
592#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200593#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala129ba612008-08-12 11:13:08 -0500594#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200595#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Gala129ba612008-08-12 11:13:08 -0500596#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200597#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Gala129ba612008-08-12 11:13:08 -0500598#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200599#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
600#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
601#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Gala129ba612008-08-12 11:13:08 -0500602
603/*
604 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500605 * have to be in the first 64 MB of memory, since this is
Kumar Gala129ba612008-08-12 11:13:08 -0500606 * the maximum mapped by the Linux kernel during initialization.
607 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500608#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
609#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala129ba612008-08-12 11:13:08 -0500610
Kumar Gala129ba612008-08-12 11:13:08 -0500611#if defined(CONFIG_CMD_KGDB)
612#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala129ba612008-08-12 11:13:08 -0500613#endif
614
615/*
616 * Environment Configuration
617 */
Kumar Gala129ba612008-08-12 11:13:08 -0500618#if defined(CONFIG_TSEC_ENET)
619#define CONFIG_HAS_ETH0
Kumar Gala129ba612008-08-12 11:13:08 -0500620#define CONFIG_HAS_ETH1
Kumar Gala129ba612008-08-12 11:13:08 -0500621#define CONFIG_HAS_ETH2
Kumar Gala129ba612008-08-12 11:13:08 -0500622#define CONFIG_HAS_ETH3
Kumar Gala129ba612008-08-12 11:13:08 -0500623#endif
624
625#define CONFIG_IPADDR 192.168.1.254
626
627#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000628#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000629#define CONFIG_BOOTFILE "uImage"
Kumar Gala129ba612008-08-12 11:13:08 -0500630#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
631
632#define CONFIG_SERVERIP 192.168.1.1
633#define CONFIG_GATEWAYIP 192.168.1.1
634#define CONFIG_NETMASK 255.255.255.0
635
636/* default location for tftp and bootm */
637#define CONFIG_LOADADDR 1000000
638
Kumar Gala129ba612008-08-12 11:13:08 -0500639#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
640
641#define CONFIG_BAUDRATE 115200
642
643#define CONFIG_EXTRA_ENV_SETTINGS \
Hongtao Jia238e1462012-12-20 19:36:12 +0000644"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200645"netdev=eth0\0" \
646"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
647"tftpflash=tftpboot $loadaddr $uboot; " \
648 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
649 " +$filesize; " \
650 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
651 " +$filesize; " \
652 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
653 " $filesize; " \
654 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
655 " +$filesize; " \
656 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
657 " $filesize\0" \
658"consoledev=ttyS0\0" \
659"ramdiskaddr=2000000\0" \
660"ramdiskfile=8572ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500661"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200662"fdtfile=8572ds/mpc8572ds.dtb\0" \
663"bdev=sda3\0"
Kumar Gala129ba612008-08-12 11:13:08 -0500664
665#define CONFIG_HDBOOT \
666 "setenv bootargs root=/dev/$bdev rw " \
667 "console=$consoledev,$baudrate $othbootargs;" \
668 "tftp $loadaddr $bootfile;" \
669 "tftp $fdtaddr $fdtfile;" \
670 "bootm $loadaddr - $fdtaddr"
671
672#define CONFIG_NFSBOOTCOMMAND \
673 "setenv bootargs root=/dev/nfs rw " \
674 "nfsroot=$serverip:$rootpath " \
675 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
676 "console=$consoledev,$baudrate $othbootargs;" \
677 "tftp $loadaddr $bootfile;" \
678 "tftp $fdtaddr $fdtfile;" \
679 "bootm $loadaddr - $fdtaddr"
680
681#define CONFIG_RAMBOOTCOMMAND \
682 "setenv bootargs root=/dev/ram rw " \
683 "console=$consoledev,$baudrate $othbootargs;" \
684 "tftp $ramdiskaddr $ramdiskfile;" \
685 "tftp $loadaddr $bootfile;" \
686 "tftp $fdtaddr $fdtfile;" \
687 "bootm $loadaddr $ramdiskaddr $fdtaddr"
688
689#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
690
691#endif /* __CONFIG_H */