blob: 4d7b6155a76b7bb3a0d802e19fc8e6692284083a [file] [log] [blame]
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +05301// SPDX-License-Identifier: GPL-2.0
2/*
3 * Device Tree Source for AM6 SoC Family
4 *
Lokesh Vutlae4978762021-02-01 11:26:39 +05305 * Copyright (C) 2016-2018 Texas Instruments Incorporated - https://www.ti.com/
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +05306 */
7
8#include <dt-bindings/gpio/gpio.h>
9#include <dt-bindings/interrupt-controller/irq.h>
10#include <dt-bindings/interrupt-controller/arm-gic.h>
Lokesh Vutla355be912019-06-07 19:24:47 +053011#include <dt-bindings/soc/ti,sci_pm_domain.h>
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053012
Bryan Brattlof4dbdc842023-12-29 11:47:01 -060013#include "k3-pinctrl.h"
14
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053015/ {
16 model = "Texas Instruments K3 AM654 SoC";
17 compatible = "ti,am654";
18 interrupt-parent = <&gic500>;
19 #address-cells = <2>;
20 #size-cells = <2>;
21
22 chosen { };
23
24 firmware {
25 optee {
26 compatible = "linaro,optee-tz";
27 method = "smc";
28 };
29
30 psci: psci {
31 compatible = "arm,psci-1.0";
32 method = "smc";
33 };
34 };
35
36 a53_timer0: timer-cl0-cpu0 {
37 compatible = "arm,armv8-timer";
38 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, /* cntpsirq */
39 <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, /* cntpnsirq */
40 <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, /* cntvirq */
41 <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; /* cnthpirq */
42 };
43
44 pmu: pmu {
Tom Rinifa09b122021-09-10 17:37:43 -040045 compatible = "arm,cortex-a53-pmu";
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053046 /* Recommendation from GIC500 TRM Table A.3 */
47 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
48 };
49
Suman Anna58edc6f2020-07-24 17:51:39 -050050 cbass_main: bus@100000 {
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053051 compatible = "simple-bus";
Lokesh Vutla2d0eba32018-11-02 19:51:08 +053052 #address-cells = <2>;
53 #size-cells = <2>;
54 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */
55 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */
56 <0x00 0x00900000 0x00 0x00900000 0x00 0x00012000>, /* serdes */
57 <0x00 0x01000000 0x00 0x01000000 0x00 0x0af02400>, /* Most peripherals */
58 <0x00 0x30800000 0x00 0x30800000 0x00 0x0bc00000>, /* MAIN NAVSS */
Lokesh Vutlae4978762021-02-01 11:26:39 +053059 <0x00 0x70000000 0x00 0x70000000 0x00 0x00200000>, /* MSMC SRAM */
Sekhar Nori476e9912019-08-01 19:13:00 +053060 <0x00 0x10000000 0x00 0x10000000 0x00 0x10000000>, /* PCIe DAT */
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053061 /* MCUSS Range */
Lokesh Vutla2d0eba32018-11-02 19:51:08 +053062 <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>,
63 <0x00 0x40200000 0x00 0x40200000 0x00 0x00900100>,
Lokesh Vutlae4978762021-02-01 11:26:39 +053064 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */
Suman Annad0e134b2019-10-17 09:03:08 +053065 <0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>,
66 <0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>,
Lokesh Vutlae4978762021-02-01 11:26:39 +053067 <0x00 0x41c00000 0x00 0x41c00000 0x00 0x00080000>,
Lokesh Vutla2d0eba32018-11-02 19:51:08 +053068 <0x00 0x42040000 0x00 0x42040000 0x00 0x03ac2400>,
69 <0x00 0x45100000 0x00 0x45100000 0x00 0x00c24000>,
70 <0x00 0x46000000 0x00 0x46000000 0x00 0x00200000>,
Vignesh Raghavendra9e9dfc12020-02-04 11:09:51 +053071 <0x00 0x47000000 0x00 0x47000000 0x00 0x00068400>,
72 <0x00 0x50000000 0x00 0x50000000 0x00 0x8000000>,
Bryan Brattlof4dbdc842023-12-29 11:47:01 -060073 <0x00 0x6f000000 0x00 0x6f000000 0x00 0x00310000>, /* A53 PERIPHBASE */
Vignesh Raghavendra9e9dfc12020-02-04 11:09:51 +053074 <0x00 0x70000000 0x00 0x70000000 0x00 0x200000>,
75 <0x05 0x00000000 0x05 0x00000000 0x01 0x0000000>,
76 <0x07 0x00000000 0x07 0x00000000 0x01 0x0000000>;
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053077
Suman Anna58edc6f2020-07-24 17:51:39 -050078 cbass_mcu: bus@28380000 {
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053079 compatible = "simple-bus";
Lokesh Vutla2d0eba32018-11-02 19:51:08 +053080 #address-cells = <2>;
81 #size-cells = <2>;
82 ranges = <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, /* MCU NAVSS*/
83 <0x00 0x40200000 0x00 0x40200000 0x00 0x00900100>, /* First peripheral window */
Grygorii Strashko5195c102019-07-09 10:30:35 +053084 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */
Suman Annad0e134b2019-10-17 09:03:08 +053085 <0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>, /* MCU R5F Core0 */
86 <0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>, /* MCU R5F Core1 */
Lokesh Vutlae4978762021-02-01 11:26:39 +053087 <0x00 0x41c00000 0x00 0x41c00000 0x00 0x00080000>, /* MCU SRAM */
Lokesh Vutla2d0eba32018-11-02 19:51:08 +053088 <0x00 0x42040000 0x00 0x42040000 0x00 0x03ac2400>, /* WKUP */
89 <0x00 0x45100000 0x00 0x45100000 0x00 0x00c24000>, /* MMRs, remaining NAVSS */
90 <0x00 0x46000000 0x00 0x46000000 0x00 0x00200000>, /* CPSW */
Vignesh Raghavendra9e9dfc12020-02-04 11:09:51 +053091 <0x00 0x47000000 0x00 0x47000000 0x00 0x00068400>, /* OSPI space 1 */
92 <0x00 0x50000000 0x00 0x50000000 0x00 0x8000000>, /* FSS OSPI0 data region 1 */
93 <0x05 0x00000000 0x05 0x00000000 0x01 0x0000000>, /* FSS OSPI0 data region 3*/
94 <0x07 0x00000000 0x07 0x00000000 0x01 0x0000000>; /* FSS OSPI1 data region 3*/
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053095
Suman Anna58edc6f2020-07-24 17:51:39 -050096 cbass_wakeup: bus@42040000 {
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +053097 compatible = "simple-bus";
98 #address-cells = <1>;
99 #size-cells = <1>;
100 /* WKUP Basic peripherals */
Lokesh Vutla2d0eba32018-11-02 19:51:08 +0530101 ranges = <0x42040000 0x00 0x42040000 0x03ac2400>;
Lokesh Vutlaea8ad1d2018-08-27 15:59:08 +0530102 };
103 };
104 };
105};
106
107/* Now include the peripherals for each bus segments */
108#include "k3-am65-main.dtsi"
Lokesh Vutla2d0eba32018-11-02 19:51:08 +0530109#include "k3-am65-mcu.dtsi"
110#include "k3-am65-wakeup.dtsi"