blob: bdca7058747c6dccec76eb262228d2c3bcb117e7 [file] [log] [blame]
Heiko Schocher9acb6262006-04-20 08:42:42 +02001/*
Jens Scharsigeb0b43f2012-05-02 00:57:08 +00002 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocher9acb6262006-04-20 08:42:42 +02003 *
Jens Scharsig35cf3b52009-07-24 10:31:48 +02004 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocher9acb6262006-04-20 08:42:42 +02005 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocher9acb6262006-04-20 08:42:42 +02007 */
8
Jens Scharsigeb0b43f2012-05-02 00:57:08 +00009#ifndef _CONFIG_EB_CPU5282_H_
10#define _CONFIG_EB_CPU5282_H_
Heiko Schocher9acb6262006-04-20 08:42:42 +020011
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020012#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkb1d71352006-06-10 22:00:40 +020013
Jens Scharsig35cf3b52009-07-24 10:31:48 +020014/*----------------------------------------------------------------------*
15 * High Level Configuration Options (easy to change) *
16 *----------------------------------------------------------------------*/
Heiko Schocher9acb6262006-04-20 08:42:42 +020017
18#define CONFIG_MCF52x2 /* define processor family */
19#define CONFIG_M5282 /* define processor type */
20
21#define CONFIG_MISC_INIT_R
22
TsiChungLiew870470d2007-08-15 19:55:10 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000025#define CONFIG_BAUDRATE 115200
Heiko Schocher9acb6262006-04-20 08:42:42 +020026
Jens Scharsig35cf3b52009-07-24 10:31:48 +020027#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocher9acb6262006-04-20 08:42:42 +020028
29#define CONFIG_BOOTCOMMAND "printenv"
30
Jens Scharsig35cf3b52009-07-24 10:31:48 +020031/*----------------------------------------------------------------------*
32 * Options *
33 *----------------------------------------------------------------------*/
34
35#define CONFIG_BOOT_RETRY_TIME -1
36#define CONFIG_RESET_TO_RETRY
37#define CONFIG_SPLASH_SCREEN
38
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000039#define CONFIG_HW_WATCHDOG
40
41#define CONFIG_STATUS_LED
42#define CONFIG_BOARD_SPECIFIC_LED
43#define STATUS_LED_ACTIVE 0
44#define STATUS_LED_BIT 0x0008 /* Timer7 GPIO */
45#define STATUS_LED_BOOT 0
46#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
47#define STATUS_LED_STATE STATUS_LED_OFF
48
Jens Scharsig35cf3b52009-07-24 10:31:48 +020049/*----------------------------------------------------------------------*
50 * Configuration for environment *
51 * Environment is in the second sector of the first 256k of flash *
52 *----------------------------------------------------------------------*/
53
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000054#define CONFIG_ENV_ADDR 0xFF040000
55#define CONFIG_ENV_SECT_SIZE 0x00020000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020056#define CONFIG_ENV_IS_IN_FLASH 1
Heiko Schocher9acb6262006-04-20 08:42:42 +020057
Jon Loeligerdcaa7152007-07-07 20:56:05 -050058/*
Jon Loeliger11799432007-07-10 09:02:57 -050059 * BOOTP options
60 */
61#define CONFIG_BOOTP_BOOTFILESIZE
62#define CONFIG_BOOTP_BOOTPATH
63#define CONFIG_BOOTP_GATEWAY
64#define CONFIG_BOOTP_HOSTNAME
65
Jon Loeliger11799432007-07-10 09:02:57 -050066/*
Jon Loeligerdcaa7152007-07-07 20:56:05 -050067 * Command line configuration.
68 */
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000069#define CONFIG_CMDLINE_EDITING
Jon Loeligerdcaa7152007-07-07 20:56:05 -050070#include <config_cmd_default.h>
71
72#undef CONFIG_CMD_LOADB
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +000073#define CONFIG_CMD_DATE
74#define CONFIG_CMD_DHCP
75#define CONFIG_CMD_I2C
76#define CONFIG_CMD_LED
TsiChungLiew870470d2007-08-15 19:55:10 -050077#define CONFIG_CMD_MII
78#define CONFIG_CMD_NET
Jon Loeligerdcaa7152007-07-07 20:56:05 -050079
TsiChung Liew0e0c4352008-07-09 15:21:44 -050080#define CONFIG_MCFTMR
81
Heiko Schocher9acb6262006-04-20 08:42:42 +020082#define CONFIG_BOOTDELAY 5
Jens Scharsigeb0b43f2012-05-02 00:57:08 +000083#define CONFIG_SYS_PROMPT "\nEB+CPU5282> "
Jens Scharsig35cf3b52009-07-24 10:31:48 +020084#define CONFIG_SYS_LONGHELP 1
Heiko Schocher9acb6262006-04-20 08:42:42 +020085
Jens Scharsig35cf3b52009-07-24 10:31:48 +020086#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig35cf3b52009-07-24 10:31:48 +020087#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
88#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
89#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocher9acb6262006-04-20 08:42:42 +020090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_LOAD_ADDR 0x20000
Heiko Schocher9acb6262006-04-20 08:42:42 +020092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_MEMTEST_START 0x100000
94#define CONFIG_SYS_MEMTEST_END 0x400000
95/*#define CONFIG_SYS_DRAM_TEST 1 */
96#undef CONFIG_SYS_DRAM_TEST
Heiko Schocher9acb6262006-04-20 08:42:42 +020097
Jens Scharsig35cf3b52009-07-24 10:31:48 +020098/*----------------------------------------------------------------------*
99 * Clock and PLL Configuration *
100 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000101#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200102
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000103/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200104
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000105#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200106#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200107
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200108/*----------------------------------------------------------------------*
109 * Network *
110 *----------------------------------------------------------------------*/
111
112#define CONFIG_MCFFEC
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200113#define CONFIG_MII 1
114#define CONFIG_MII_INIT 1
115#define CONFIG_SYS_DISCOVER_PHY
116#define CONFIG_SYS_RX_ETH_BUFFER 8
117#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
118
119#define CONFIG_SYS_FEC0_PINMUX 0
120#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
121#define MCFFEC_TOUT_LOOP 50000
122
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200123#define CONFIG_OVERWRITE_ETHADDR_ONCE
124
125/*-------------------------------------------------------------------------
Heiko Schocher9acb6262006-04-20 08:42:42 +0200126 * Low Level Configuration Settings
127 * (address mappings, register initial values, etc.)
128 * You should know what you are doing if you make changes here.
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200129 *-----------------------------------------------------------------------*/
130
131#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200132
Heiko Schocher9acb6262006-04-20 08:42:42 +0200133/*-----------------------------------------------------------------------
134 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200135 *-----------------------------------------------------------------------*/
136
137#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000138#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200139#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200140 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher9acb6262006-04-20 08:42:42 +0200142
143/*-----------------------------------------------------------------------
144 * Start addresses for the final memory configuration
145 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocher9acb6262006-04-20 08:42:42 +0200147 */
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000148#define CONFIG_SYS_SDRAM_BASE0 0x00000000
149#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200150
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000151#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
152#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocher9acb6262006-04-20 08:42:42 +0200153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_MONITOR_LEN 0x20000
Jens Scharsig (BuS Elektronik)8c894432013-09-23 08:26:41 +0200155#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocher9acb6262006-04-20 08:42:42 +0200157
158/*
159 * For booting Linux, the board info and command line data
160 * have to be in the first 8 MB of memory, since this is
161 * the maximum mapped by the Linux kernel during initialization ??
162 */
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200163#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200164
165/*-----------------------------------------------------------------------
166 * FLASH organization
167 */
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000168#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200169
170#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
171#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
172#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
173
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000174#define CONFIG_SYS_MAX_FLASH_SECT 128
175#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
177#define CONFIG_SYS_FLASH_PROTECTION
Heiko Schocher9acb6262006-04-20 08:42:42 +0200178
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000179#define CONFIG_SYS_FLASH_CFI
180#define CONFIG_FLASH_CFI_DRIVER
181#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
182#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
183
184#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
185
Heiko Schocher9acb6262006-04-20 08:42:42 +0200186/*-----------------------------------------------------------------------
187 * Cache Configuration
188 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_CACHELINE_SIZE 16
Heiko Schocher9acb6262006-04-20 08:42:42 +0200190
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600191#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200192 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600193#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200194 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600195#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
196#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
197 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
198 CF_ACR_EN | CF_ACR_SM_ALL)
199#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
200 CF_CACR_CEIB | CF_CACR_DBWE | \
201 CF_CACR_EUSP)
202
Heiko Schocher9acb6262006-04-20 08:42:42 +0200203/*-----------------------------------------------------------------------
204 * Memory bank definitions
205 */
206
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000207#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew012522f2008-10-21 10:03:07 +0000208#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000209#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200210
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000211#define CONFIG_SYS_CS2_BASE 0xE0000000
212#define CONFIG_SYS_CS2_CTRL 0x00001980
213#define CONFIG_SYS_CS2_MASK 0x000F0001
214
215#define CONFIG_SYS_CS3_BASE 0xE0100000
216#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew012522f2008-10-21 10:03:07 +0000217#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200218
219/*-----------------------------------------------------------------------
220 * Port configuration
221 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
223#define CONFIG_SYS_PADDR 0x0000000
224#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
227#define CONFIG_SYS_PBDDR 0x0000000
228#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
231#define CONFIG_SYS_PCDDR 0x0000000
232#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
235#define CONFIG_SYS_PCDDR 0x0000000
236#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200237
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000238#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200240#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_DDRUA 0x05
242#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocher9acb6262006-04-20 08:42:42 +0200243
244/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000245 * I2C
246 */
247
Heiko Schocher00f792e2012-10-24 13:48:22 +0200248#define CONFIG_SYS_I2C
249#define CONFIG_SYS_I2C_FSL
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000250
Heiko Schocher00f792e2012-10-24 13:48:22 +0200251#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000252#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
253
Heiko Schocher00f792e2012-10-24 13:48:22 +0200254#define CONFIG_SYS_FSL_I2C_SPEED 100000
255#define CONFIG_SYS_FSL_I2C_SLAVE 0
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000256
257#ifdef CONFIG_CMD_DATE
258#define CONFIG_RTC_DS1338
259#define CONFIG_I2C_RTC_ADDR 0x68
260#endif
261
262/*-----------------------------------------------------------------------
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200263 * VIDEO configuration
Heiko Schocher9acb6262006-04-20 08:42:42 +0200264 */
265
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200266#define CONFIG_VIDEO
Heiko Schocher9acb6262006-04-20 08:42:42 +0200267
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200268#ifdef CONFIG_VIDEO
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000269#define CONFIG_VIDEO_VCXK 1
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200270
271#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
272#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)d858c332012-10-30 00:46:05 +0000273#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200274
275#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
276#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
277#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
278
279#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
280#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
281#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
282
283#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
284#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
285#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
286
287#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
288#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
289#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
290
291#endif /* CONFIG_VIDEO */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200292#endif /* _CONFIG_M5282EVB_H */
293/*---------------------------------------------------------------------*/