blob: 7fe9e5b268190d7fe582c555f9bade1a112e3b1f [file] [log] [blame]
Wolfgang Denkba94a1b2006-05-30 15:56:48 +02001/*
Stefan Roese1bbf5ea2007-01-30 15:01:49 +01002 * (C) Copyright 2006-2007
Wolfgang Denkba94a1b2006-05-30 15:56:48 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * Configuation settings for the PDNB3 board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 * (easy to change)
32 */
33#define CONFIG_IXP425 1 /* This is an IXP425 CPU */
34#define CONFIG_PDNB3 1 /* on an PDNB3 board */
35
36#define CONFIG_DISPLAY_CPUINFO 1 /* display cpu info (and speed) */
37#define CONFIG_DISPLAY_BOARDINFO 1 /* display board info */
38
39/*
40 * Ethernet
41 */
42#define CONFIG_IXP4XX_NPE 1 /* include IXP4xx NPE support */
43#define CONFIG_NET_MULTI 1
44#define CONFIG_PHY_ADDR 16 /* NPE0 PHY address */
45#define CONFIG_HAS_ETH1
46#define CONFIG_PHY1_ADDR 18 /* NPE1 PHY address */
47#define CONFIG_MII 1 /* MII PHY management */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020049
50/*
51 * Misc configuration options
52 */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020053#define CONFIG_BOOTCOUNT_LIMIT /* support for bootcount limit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_BOOTCOUNT_ADDR 0x60003000 /* inside qmrg sram */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020055
56#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
57#define CONFIG_SETUP_MEMORY_TAGS 1
58#define CONFIG_INITRD_TAG 1
59
60/*
61 * Size of malloc() pool
62 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_MALLOC_LEN (1 << 20)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020064
65/* allow to overwrite serial and ethaddr */
66#define CONFIG_ENV_OVERWRITE
67
Jean-Christophe PLAGNIOL-VILLARD930590f2009-01-31 09:10:48 +010068#define CONFIG_IXP_SERIAL
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020069#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_IXP425_CONSOLE IXP425_UART1 /* we use UART1 for console */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020071
Jon Loeliger26a34562007-07-04 22:33:17 -050072
73/*
Jon Loeliger079a1362007-07-10 10:12:10 -050074 * BOOTP options
75 */
76#define CONFIG_BOOTP_BOOTFILESIZE
77#define CONFIG_BOOTP_BOOTPATH
78#define CONFIG_BOOTP_GATEWAY
79#define CONFIG_BOOTP_HOSTNAME
80
81
82/*
Jon Loeliger26a34562007-07-04 22:33:17 -050083 * Command line configuration.
84 */
85#include <config_cmd_default.h>
86
87#define CONFIG_CMD_DHCP
88#define CONFIG_CMD_DATE
89#define CONFIG_CMD_NET
90#define CONFIG_CMD_MII
91#define CONFIG_CMD_I2C
92#define CONFIG_CMD_ELF
93#define CONFIG_CMD_PING
94
95#if !defined(CONFIG_SCPU)
96#define CONFIG_CMD_NAND
Stefan Roese9d8d5a52007-01-18 16:05:47 +010097#endif
98
Wolfgang Denkba94a1b2006-05-30 15:56:48 +020099
100#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
101#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
102
103/*
104 * Miscellaneous configurable options
105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_LONGHELP /* undef to save memory */
107#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
108#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
109#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
110#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
111#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
114#define CONFIG_SYS_MEMTEST_END 0x00800000 /* 4 ... 8 MB in DRAM */
115#define CONFIG_SYS_LOAD_ADDR 0x00010000 /* default load address */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200116
Michael Schwingen904ec572011-05-23 00:00:11 +0200117#define CONFIG_IXP425_TIMER_CLK 66666666
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200119 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200121
122/*
123 * Stack sizes
124 *
125 * The stack sizes are set up in start.S using the settings below
126 */
127#define CONFIG_STACKSIZE (128*1024) /* regular stack */
128#ifdef CONFIG_USE_IRQ
129#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
130#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
131#endif
132
133/***************************************************************
134 * Platform/Board specific defines start here.
135 ***************************************************************/
136
137/*-----------------------------------------------------------------------
138 * Default configuration (environment varibles...)
139 *----------------------------------------------------------------------*/
140#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100141 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200142 "echo"
143
144#undef CONFIG_BOOTARGS
145
146#define CONFIG_EXTRA_ENV_SETTINGS \
147 "netdev=eth0\0" \
148 "hostname=pdnb3\0" \
149 "nfsargs=setenv bootargs root=/dev/nfs rw " \
150 "nfsroot=${serverip}:${rootpath}\0" \
151 "ramargs=setenv bootargs root=/dev/ram rw\0" \
152 "addip=setenv bootargs ${bootargs} ethaddr=${ethaddr} " \
153 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
154 ":${hostname}:${netdev}:off panic=1\0" \
155 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate} " \
156 "mtdparts=${mtdparts}\0" \
157 "flash_nfs=run nfsargs addip addtty;" \
158 "bootm ${kernel_addr}\0" \
159 "flash_self=run ramargs addip addtty;" \
160 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
161 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
162 "bootm\0" \
163 "rootpath=/opt/buildroot\0" \
164 "bootfile=/tftpboot/netbox/uImage\0" \
165 "kernel_addr=50080000\0" \
166 "ramdisk_addr=50200000\0" \
167 "load=tftp 100000 /tftpboot/netbox/u-boot.bin\0" \
168 "update=protect off 50000000 5007dfff;era 50000000 5007dfff;" \
169 "cp.b 100000 50000000 ${filesize};" \
170 "setenv filesize;saveenv\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100171 "upd=run load update\0" \
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200172 "ipaddr=10.0.0.233\0" \
173 "serverip=10.0.0.152\0" \
Detlev Zundela99715b2008-04-18 14:50:01 +0200174 "netmask=255.255.0.0\0" \
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200175 "ethaddr=c6:6f:13:36:f3:81\0" \
176 "eth1addr=c6:6f:13:36:f3:82\0" \
177 "mtdparts=IXP4XX-Flash.0:504k@0(uboot),4k@504k(env)," \
178 "4k@508k(renv)\0" \
179 ""
180#define CONFIG_BOOTCOMMAND "run net_nfs"
181
182/*
183 * Physical Memory Map
184 */
185#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
186#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
187#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
188
Michael Schwingen904ec572011-05-23 00:00:11 +0200189#define CONFIG_SYS_TEXT_BASE 0x50000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_FLASH_BASE 0x50000000
191#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100192#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 512 kB for Monitor */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100194#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_MONITOR_LEN (504 << 10) /* Reserve 512 kB for Monitor */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100196#endif
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200197
198/*
199 * Expansion bus settings
200 */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100201#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_EXP_CS0 0x94d23C42 /* 8bit, max size */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100203#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_EXP_CS0 0x94913C43 /* 8bit, max size */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100205#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_EXP_CS1 0x85000043 /* 8bit, 512bytes */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200207
208/*
209 * SDRAM settings
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_SDR_CONFIG 0x18
212#define CONFIG_SYS_SDR_MODE_CONFIG 0x1
213#define CONFIG_SYS_SDRAM_REFRESH_CNT 0x81a
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200214
215/*
216 * FLASH and environment organization
217 */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100218#if defined(CONFIG_SCPU)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200220#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT /* no byte writes on IXP4xx */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100222#endif
223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
227#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
230#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char /* flash word size (width) */
233#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
234#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200235/*
236 * The following defines are added for buggy IOP480 byte interface.
237 * All other boards should use the standard values (CPCI405 etc.)
238 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
240#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
241#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200244
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200245#define CONFIG_ENV_IS_IN_FLASH 1
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100248#if defined(CONFIG_SCPU)
Stefan Roese1bbf5ea2007-01-30 15:01:49 +0100249/* no redundant environment on SCPU */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200250#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
251#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100252#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200253#define CONFIG_ENV_SECT_SIZE 0x1000 /* size of one complete sector */
254#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200255
256/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200257#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
258#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roese1bbf5ea2007-01-30 15:01:49 +0100259#endif
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200260
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100261#if !defined(CONFIG_SCPU)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200262/*
263 * NAND-FLASH stuff
264 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +0200266#define CONFIG_SYS_NAND_BASE 0x51000000 /* NAND FLASH Base Address */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100267#endif
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200268
269/*
270 * GPIO settings
271 */
272
273/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_GPIO_PRG 12 /* FPGA program pin (cpu output)*/
275#define CONFIG_SYS_GPIO_CLK 10 /* FPGA clk pin (cpu output) */
276#define CONFIG_SYS_GPIO_DATA 14 /* FPGA data pin (cpu output) */
277#define CONFIG_SYS_GPIO_INIT 13 /* FPGA init pin (cpu input) */
278#define CONFIG_SYS_GPIO_DONE 11 /* FPGA done pin (cpu input) */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200279
280/* other GPIO's */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_GPIO_RESTORE_INT 0
282#define CONFIG_SYS_GPIO_RESTART_INT 1
283#define CONFIG_SYS_GPIO_SYS_RUNNING 2
284#define CONFIG_SYS_GPIO_PCI_INTA 3
285#define CONFIG_SYS_GPIO_PCI_INTB 4
286#define CONFIG_SYS_GPIO_I2C_SCL 6
287#define CONFIG_SYS_GPIO_I2C_SDA 7
288#define CONFIG_SYS_GPIO_FPGA_RESET 9
289#define CONFIG_SYS_GPIO_CLK_33M 15
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200290
291/*
292 * I2C stuff
293 */
294
295/* enable I2C and select the hardware/software driver */
296#undef CONFIG_HARD_I2C /* I2C with hardware support */
297#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
298
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_I2C_SPEED 83000 /* 83 kHz is supposed to work */
300#define CONFIG_SYS_I2C_SLAVE 0xFE
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200301
302/*
303 * Software (bit-bang) I2C driver configuration
304 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#define PB_SCL (1 << CONFIG_SYS_GPIO_I2C_SCL)
306#define PB_SDA (1 << CONFIG_SYS_GPIO_I2C_SDA)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200307
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define I2C_INIT GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_I2C_SCL)
309#define I2C_ACTIVE GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_I2C_SDA)
310#define I2C_TRISTATE GPIO_OUTPUT_DISABLE(CONFIG_SYS_GPIO_I2C_SDA)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200311#define I2C_READ ((*IXP425_GPIO_GPINR & PB_SDA) != 0)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define I2C_SDA(bit) if (bit) GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_I2C_SDA); \
313 else GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_I2C_SDA)
314#define I2C_SCL(bit) if (bit) GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_I2C_SCL); \
315 else GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_I2C_SCL)
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200316#define I2C_DELAY udelay(3) /* 1/4 I2C clock duration */
317
318/*
319 * I2C RTC
320 */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100321#if 0 /* test-only */
322#define CONFIG_RTC_DS1340 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100324#else
325/* M41T11 Serial Access Timekeeper(R) SRAM */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200326#define CONFIG_RTC_M41T11 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_I2C_RTC_ADDR 0x68
328#define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
Stefan Roese9d8d5a52007-01-18 16:05:47 +0100329#endif
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200330
331/*
332 * Spartan3 FPGA configuration support
333 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_FPGA_MAX_SIZE 700*1024 /* 700kByte for XC3S500E */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200335
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_FPGA_PRG (1 << CONFIG_SYS_GPIO_PRG) /* FPGA program pin (cpu output)*/
337#define CONFIG_SYS_FPGA_CLK (1 << CONFIG_SYS_GPIO_CLK) /* FPGA clk pin (cpu output) */
338#define CONFIG_SYS_FPGA_DATA (1 << CONFIG_SYS_GPIO_DATA) /* FPGA data pin (cpu output) */
339#define CONFIG_SYS_FPGA_INIT (1 << CONFIG_SYS_GPIO_INIT) /* FPGA init pin (cpu input) */
340#define CONFIG_SYS_FPGA_DONE (1 << CONFIG_SYS_GPIO_DONE) /* FPGA done pin (cpu input) */
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200341
342/*
343 * Cache Configuration
344 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_CACHELINE_SIZE 32
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200346
Michael Schwingen904ec572011-05-23 00:00:11 +0200347/* additions for new relocation code, must be added to all boards */
348#define CONFIG_SYS_SDRAM_BASE 0x00000000
349#define CONFIG_SYS_INIT_SP_ADDR \
350 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
351
Wolfgang Denkba94a1b2006-05-30 15:56:48 +0200352#endif /* __CONFIG_H */