blob: cfb2507a7b46461f41c6de862be3733536dab928 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liew8e585f02007-06-18 13:50:13 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liew8e585f02007-06-18 13:50:13 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5329EVB_H
14#define _M5329EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liew8e585f02007-06-18 13:50:13 -050020
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew8e585f02007-06-18 13:50:13 -050022
TsiChung Liew8e585f02007-06-18 13:50:13 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liew8e585f02007-06-18 13:50:13 -050026
TsiChung Liew8e585f02007-06-18 13:50:13 -050027#ifdef CONFIG_MCFFEC
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028# define CONFIG_SYS_DISCOVER_PHY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
30# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew8e585f02007-06-18 13:50:13 -050031# define FECDUPLEX FULL
32# define FECSPEED _100BASET
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew8e585f02007-06-18 13:50:13 -050034#endif
35
TsiChungLieweaf9e442007-08-05 04:11:20 -050036/* I2C */
TsiChungLieweaf9e442007-08-05 04:11:20 -050037
TsiChung Liew8e585f02007-06-18 13:50:13 -050038#ifdef CONFIG_MCFFEC
TsiChungLieweaf9e442007-08-05 04:11:20 -050039# define CONFIG_IPADDR 192.162.1.2
40# define CONFIG_NETMASK 255.255.255.0
41# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liew8e585f02007-06-18 13:50:13 -050042# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew8e585f02007-06-18 13:50:13 -050043#endif /* FEC_ENET */
44
Mario Six5bc05432018-03-28 14:38:20 +020045#define CONFIG_HOSTNAME "M5329EVB"
TsiChung Liew8e585f02007-06-18 13:50:13 -050046#define CONFIG_EXTRA_ENV_SETTINGS \
47 "netdev=eth0\0" \
48 "loadaddr=40010000\0" \
49 "u-boot=u-boot.bin\0" \
50 "load=tftp ${loadaddr) ${u-boot}\0" \
51 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080052 "prog=prot off 0 3ffff;" \
53 "era 0 3ffff;" \
TsiChung Liew8e585f02007-06-18 13:50:13 -050054 "cp.b ${loadaddr} 0 ${filesize};" \
55 "save\0" \
56 ""
57
TsiChungLieweaf9e442007-08-05 04:11:20 -050058#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liew8e585f02007-06-18 13:50:13 -050059
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_CLK 80000000
61#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liew8e585f02007-06-18 13:50:13 -050062
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew8e585f02007-06-18 13:50:13 -050064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiew1a33ce62007-08-05 04:31:18 -050066
TsiChung Liew8e585f02007-06-18 13:50:13 -050067/*
68 * Low Level Configuration Settings
69 * (address mappings, register initial values, etc.)
70 * You should know what you are doing if you make changes here.
71 */
72/*-----------------------------------------------------------------------
73 * Definitions for initial stack pointer and data area (in DPRAM)
74 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020076#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020078#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liew8e585f02007-06-18 13:50:13 -050080
81/*-----------------------------------------------------------------------
82 * Start addresses for the final memory configuration
83 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew8e585f02007-06-18 13:50:13 -050085 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_SDRAM_BASE 0x40000000
87#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
88#define CONFIG_SYS_SDRAM_CFG1 0x53722730
89#define CONFIG_SYS_SDRAM_CFG2 0x56670000
90#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
91#define CONFIG_SYS_SDRAM_EMOD 0x40010000
92#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liew8e585f02007-06-18 13:50:13 -050093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
95#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew8e585f02007-06-18 13:50:13 -050096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChung Liew8e585f02007-06-18 13:50:13 -050098
99/*
100 * For booting Linux, the board info and command line data
101 * have to be in the first 8 MB of memory, since this is
102 * the maximum mapped by the Linux kernel during initialization ??
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000105#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liew8e585f02007-06-18 13:50:13 -0500106
107/*-----------------------------------------------------------------------
108 * FLASH organization
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
112# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500114#endif
115
stany MARCEL96d94382011-10-19 00:17:13 +0800116#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117# define CONFIG_SYS_MAX_NAND_DEVICE 1
118# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
119# define CONFIG_SYS_NAND_SIZE 1
120# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewab77bc52007-08-15 15:39:17 -0500121# define NAND_ALLOW_ERASE_ALL 1
TsiChungLiew1a33ce62007-08-05 04:31:18 -0500122#endif
123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew8e585f02007-06-18 13:50:13 -0500125
126/* Configuration for environment
127 * Environment is embedded in u-boot in the second sector of the flash
128 */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500129
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200130#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -0600131 . = DEFINED(env_offset) ? env_offset : .; \
132 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200133
TsiChung Liew8e585f02007-06-18 13:50:13 -0500134/*-----------------------------------------------------------------------
135 * Cache Configuration
136 */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500137
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600138#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200139 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600140#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200141 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600142#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
143#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
144 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
145 CF_ACR_EN | CF_ACR_SM_ALL)
146#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
147 CF_CACR_DCM_P)
148
TsiChung Liew8e585f02007-06-18 13:50:13 -0500149/*-----------------------------------------------------------------------
150 * Chipselect bank definitions
151 */
152/*
153 * CS0 - NOR Flash 1, 2, 4, or 8MB
154 * CS1 - CompactFlash and registers
155 * CS2 - NAND Flash 16, 32, or 64MB
156 * CS3 - Available
157 * CS4 - Available
158 * CS5 - Available
159 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_CS0_BASE 0
161#define CONFIG_SYS_CS0_MASK 0x007f0001
162#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liew8e585f02007-06-18 13:50:13 -0500163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_CS1_BASE 0x10000000
165#define CONFIG_SYS_CS1_MASK 0x001f0001
166#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liew8e585f02007-06-18 13:50:13 -0500167
stany MARCEL96d94382011-10-19 00:17:13 +0800168#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL96d94382011-10-19 00:17:13 +0800170#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liew8e585f02007-06-18 13:50:13 -0500172#endif
173
TsiChung Liew8e585f02007-06-18 13:50:13 -0500174#endif /* _M5329EVB_H */