blob: 3752eb42e71c5444c9cd5a589c8cd10d97bca4d1 [file] [log] [blame]
wdenk945af8d2003-07-16 21:53:01 +00001/*
wdenk80885a92004-02-26 23:46:20 +00002 * (C) Copyright 2003-2004
wdenk945af8d2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenkcbd8a352004-02-24 02:00:03 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenk945af8d2003-07-16 21:53:01 +000033#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
wdenkb2001f22003-12-20 22:45:10 +000035#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk945af8d2003-07-16 21:53:01 +000036
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
wdenk96e48cf2003-08-05 18:22:44 +000040#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
wdenk945af8d2003-07-16 21:53:01 +000041#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
42# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
43#endif
44
45/*
46 * Serial console configuration
47 */
48#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
49#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
50#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
51
wdenk96e48cf2003-08-05 18:22:44 +000052
53#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
54/*
55 * PCI Mapping:
56 * 0x40000000 - 0x4fffffff - PCI Memory
57 * 0x50000000 - 0x50ffffff - PCI IO Space
58 */
59#define CONFIG_PCI 1
60#define CONFIG_PCI_PNP 1
61#define CONFIG_PCI_SCAN_SHOW 1
62
63#define CONFIG_PCI_MEM_BUS 0x40000000
64#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
65#define CONFIG_PCI_MEM_SIZE 0x10000000
66
67#define CONFIG_PCI_IO_BUS 0x50000000
68#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
69#define CONFIG_PCI_IO_SIZE 0x01000000
70
wdenke1599e82004-10-10 23:27:33 +000071#define CFG_XLB_PIPELINING 1
72
wdenk96e48cf2003-08-05 18:22:44 +000073#define CONFIG_NET_MULTI 1
74#define CONFIG_EEPRO100 1
75#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf54ebdf2003-09-17 15:10:32 +000076#define CONFIG_NS8382X 1
wdenk96e48cf2003-08-05 18:22:44 +000077
78#define ADD_PCI_CMD CFG_CMD_PCI
79
80#else /* MPC5100 */
81
82#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
83
84#endif
85
wdenk132ba5f2004-02-27 08:20:54 +000086/* Partitions */
87#define CONFIG_MAC_PARTITION
88#define CONFIG_DOS_PARTITION
wdenk64f70be2004-09-28 20:34:50 +000089#define CONFIG_ISO_PARTITION
wdenk132ba5f2004-02-27 08:20:54 +000090
wdenk80885a92004-02-26 23:46:20 +000091/* USB */
92#if 1
93#define CONFIG_USB_OHCI
94#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk80885a92004-02-26 23:46:20 +000095#define CONFIG_USB_STORAGE
96#else
97#define ADD_USB_CMD 0
98#endif
99
wdenk945af8d2003-07-16 21:53:01 +0000100/*
101 * Supported commands
102 */
wdenk132ba5f2004-02-27 08:20:54 +0000103#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
104 CFG_CMD_EEPROM | \
105 CFG_CMD_FAT | \
106 CFG_CMD_I2C | \
107 CFG_CMD_IDE | \
108 ADD_PCI_CMD | \
wdenk80885a92004-02-26 23:46:20 +0000109 ADD_USB_CMD)
wdenk945af8d2003-07-16 21:53:01 +0000110
111/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
112#include <cmd_confdefs.h>
113
wdenk5cf9da42003-11-07 13:42:26 +0000114#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
115# define CFG_LOWBOOT 1
116# define CFG_LOWBOOT16 1
117#endif
118#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
119# define CFG_LOWBOOT 1
120# define CFG_LOWBOOT08 1
121#endif
122
wdenk945af8d2003-07-16 21:53:01 +0000123/*
124 * Autobooting
125 */
126#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk5cf9da42003-11-07 13:42:26 +0000127
128#define CONFIG_PREBOOT "echo;" \
129 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
130 "echo"
131
132#undef CONFIG_BOOTARGS
133
134#define CONFIG_EXTRA_ENV_SETTINGS \
135 "netdev=eth0\0" \
136 "nfsargs=setenv bootargs root=/dev/nfs rw " \
137 "nfsroot=$(serverip):$(rootpath)\0" \
138 "ramargs=setenv bootargs root=/dev/ram rw\0" \
139 "addip=setenv bootargs $(bootargs) " \
140 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
141 ":$(hostname):$(netdev):off panic=1\0" \
142 "flash_nfs=run nfsargs addip;" \
143 "bootm $(kernel_addr)\0" \
144 "flash_self=run ramargs addip;" \
145 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
146 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
147 "rootpath=/opt/eldk/ppc_82xx\0" \
148 "bootfile=/tftpboot/MPC5200/uImage\0" \
149 ""
150
151#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk945af8d2003-07-16 21:53:01 +0000152
wdenkacf98e72003-09-16 11:39:10 +0000153#if defined(CONFIG_MPC5200)
154/*
155 * IPB Bus clocking configuration.
156 */
157#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
158#endif
wdenk945af8d2003-07-16 21:53:01 +0000159/*
160 * I2C configuration
161 */
wdenk531716e2003-09-13 19:01:12 +0000162#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
dzuab209d52003-09-30 14:08:43 +0000163#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
164
165#define CFG_I2C_SPEED 100000 /* 100 kHz */
wdenk531716e2003-09-13 19:01:12 +0000166#define CFG_I2C_SLAVE 0x7F
167
168/*
169 * EEPROM configuration
170 */
171#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
172#define CFG_I2C_EEPROM_ADDR_LEN 1
173#define CFG_EEPROM_PAGE_WRITE_BITS 3
dzuab209d52003-09-30 14:08:43 +0000174#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk945af8d2003-07-16 21:53:01 +0000175
176/*
177 * Flash configuration
178 */
wdenk4b248f32004-03-14 16:51:43 +0000179#define CFG_FLASH_BASE 0xFF000000
wdenk7152b1d2003-09-05 23:19:14 +0000180#define CFG_FLASH_SIZE 0x01000000
wdenk5cf9da42003-11-07 13:42:26 +0000181#if !defined(CFG_LOWBOOT)
wdenk4b248f32004-03-14 16:51:43 +0000182#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
wdenk5cf9da42003-11-07 13:42:26 +0000183#else /* CFG_LOWBOOT */
184#if defined(CFG_LOWBOOT08)
wdenk4b248f32004-03-14 16:51:43 +0000185#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
wdenk7152b1d2003-09-05 23:19:14 +0000186#endif
wdenk5cf9da42003-11-07 13:42:26 +0000187#if defined(CFG_LOWBOOT16)
wdenk4b248f32004-03-14 16:51:43 +0000188#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
wdenk5cf9da42003-11-07 13:42:26 +0000189#endif
190#endif /* CFG_LOWBOOT */
191#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenk7152b1d2003-09-05 23:19:14 +0000192
wdenk945af8d2003-07-16 21:53:01 +0000193#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
194
195#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
196#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
197
wdenk96e48cf2003-08-05 18:22:44 +0000198#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk945af8d2003-07-16 21:53:01 +0000199
200
201/*
202 * Environment settings
203 */
wdenk96e48cf2003-08-05 18:22:44 +0000204#define CFG_ENV_IS_IN_FLASH 1
wdenk945af8d2003-07-16 21:53:01 +0000205#define CFG_ENV_SIZE 0x10000
wdenk96e48cf2003-08-05 18:22:44 +0000206#define CFG_ENV_SECT_SIZE 0x10000
207#define CONFIG_ENV_OVERWRITE 1
wdenk945af8d2003-07-16 21:53:01 +0000208
209/*
210 * Memory map
211 */
wdenk4b248f32004-03-14 16:51:43 +0000212#define CFG_MBAR 0xF0000000
wdenk945af8d2003-07-16 21:53:01 +0000213#define CFG_SDRAM_BASE 0x00000000
wdenke0ac62d2003-08-17 18:55:18 +0000214#define CFG_DEFAULT_MBAR 0x80000000
wdenk945af8d2003-07-16 21:53:01 +0000215
216/* Use SRAM until RAM will be available */
217#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
218#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
219
220
221#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
222#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
223#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
224
225#define CFG_MONITOR_BASE TEXT_BASE
226#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
wdenk96e48cf2003-08-05 18:22:44 +0000227# define CFG_RAMBOOT 1
wdenk945af8d2003-07-16 21:53:01 +0000228#endif
229
wdenkaf6d1df2003-12-03 23:53:42 +0000230#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk945af8d2003-07-16 21:53:01 +0000231#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
232#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
233
234/*
235 * Ethernet configuration
236 */
wdenkcbd8a352004-02-24 02:00:03 +0000237#define CONFIG_MPC5xxx_FEC 1
wdenk04a85b32004-04-15 18:22:41 +0000238/*
wdenk7e780362004-04-08 22:31:29 +0000239 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
240 */
241/* #define CONFIG_FEC_10MBIT 1 */
wdenkd4ca31c2004-01-02 14:00:00 +0000242#define CONFIG_PHY_ADDR 0x00
wdenk945af8d2003-07-16 21:53:01 +0000243
244/*
245 * GPIO configuration
246 */
wdenkb2001f22003-12-20 22:45:10 +0000247#ifdef CONFIG_MPC5200_DDR
248#define CFG_GPS_PORT_CONFIG 0x90000004
249#else
wdenkc3d98ed2003-09-18 20:10:12 +0000250#define CFG_GPS_PORT_CONFIG 0x10000004
wdenkb2001f22003-12-20 22:45:10 +0000251#endif
wdenk945af8d2003-07-16 21:53:01 +0000252
253/*
254 * Miscellaneous configurable options
255 */
256#define CFG_LONGHELP /* undef to save memory */
257#define CFG_PROMPT "=> " /* Monitor Command Prompt */
258#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
259#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
260#else
261#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
262#endif
263#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
264#define CFG_MAXARGS 16 /* max number of command args */
265#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
266
267#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
268#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
269
270#define CFG_LOAD_ADDR 0x100000 /* default load address */
271
272#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
273
274/*
275 * Various low-level settings
276 */
wdenkb13fb012003-10-30 21:49:38 +0000277#if defined(CONFIG_MPC5200)
wdenk4f7cb082003-09-11 23:06:34 +0000278#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
279#define CFG_HID0_FINAL HID0_ICE
wdenkb13fb012003-10-30 21:49:38 +0000280#else
281#define CFG_HID0_INIT 0
282#define CFG_HID0_FINAL 0
283#endif
wdenk945af8d2003-07-16 21:53:01 +0000284
wdenkb2001f22003-12-20 22:45:10 +0000285#ifdef CONFIG_MPC5200_DDR
286
wdenk7e780362004-04-08 22:31:29 +0000287#define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
wdenkb2001f22003-12-20 22:45:10 +0000288#define CFG_BOOTCS_SIZE 0x00800000
289#define CFG_BOOTCS_CFG 0x00047801
wdenk7e780362004-04-08 22:31:29 +0000290#define CFG_CS1_START CFG_FLASH_BASE
wdenkb2001f22003-12-20 22:45:10 +0000291#define CFG_CS1_SIZE 0x00800000
292#define CFG_CS1_CFG 0x00047800
293
294#else /* !CONFIG_MPC5200_DDR */
295
wdenk945af8d2003-07-16 21:53:01 +0000296#define CFG_BOOTCS_START CFG_FLASH_BASE
297#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
298#define CFG_BOOTCS_CFG 0x00047801
299#define CFG_CS0_START CFG_FLASH_BASE
300#define CFG_CS0_SIZE CFG_FLASH_SIZE
301
wdenkb2001f22003-12-20 22:45:10 +0000302#endif /* CONFIG_MPC5200_DDR */
303
wdenk945af8d2003-07-16 21:53:01 +0000304#define CFG_CS_BURST 0x00000000
305#define CFG_CS_DEADCYCLE 0x33333333
306
307#define CFG_RESET_ADDRESS 0xff000000
308
wdenk132ba5f2004-02-27 08:20:54 +0000309/*-----------------------------------------------------------------------
wdenkc3f9d492004-03-14 00:59:59 +0000310 * USB stuff
311 *-----------------------------------------------------------------------
312 */
wdenk4d13cba2004-03-14 14:09:05 +0000313#define CONFIG_USB_CLOCK 0x0001BBBB
314#define CONFIG_USB_CONFIG 0x00001000
wdenkc3f9d492004-03-14 00:59:59 +0000315
316/*-----------------------------------------------------------------------
wdenk132ba5f2004-02-27 08:20:54 +0000317 * IDE/ATA stuff Supports IDE harddisk
318 *-----------------------------------------------------------------------
319 */
320
321#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
322
323#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
324#undef CONFIG_IDE_LED /* LED for ide not supported */
325
326#define CONFIG_IDE_RESET /* reset for ide supported */
327#define CONFIG_IDE_PREINIT
328
329#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenk64f70be2004-09-28 20:34:50 +0000330#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk132ba5f2004-02-27 08:20:54 +0000331
332#define CFG_ATA_IDE0_OFFSET 0x0000
333
334#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
335
336/* Offset for data I/O */
337#define CFG_ATA_DATA_OFFSET (0x0060)
338
339/* Offset for normal register accesses */
340#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
341
342/* Offset for alternate registers */
wdenk4b248f32004-03-14 16:51:43 +0000343#define CFG_ATA_ALT_OFFSET (0x005C)
wdenk132ba5f2004-02-27 08:20:54 +0000344
345/* Interval between registers */
346#define CFG_ATA_STRIDE 4
347
wdenk64f70be2004-09-28 20:34:50 +0000348#define CONFIG_ATAPI 1
349
wdenk945af8d2003-07-16 21:53:01 +0000350#endif /* __CONFIG_H */