blob: 6a9a05d31ad9181d46396e0d540eae282e4d88c5 [file] [log] [blame]
wdenk945af8d2003-07-16 21:53:01 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk945af8d2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenkcbd8a352004-02-24 02:00:03 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenk945af8d2003-07-16 21:53:01 +000033#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
wdenkb2001f22003-12-20 22:45:10 +000035#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk945af8d2003-07-16 21:53:01 +000036
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
wdenk96e48cf2003-08-05 18:22:44 +000040#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
wdenk945af8d2003-07-16 21:53:01 +000041#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
42# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
43#endif
44
45/*
46 * Serial console configuration
47 */
48#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
49#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
50#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
51
wdenk96e48cf2003-08-05 18:22:44 +000052
53#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
54/*
55 * PCI Mapping:
56 * 0x40000000 - 0x4fffffff - PCI Memory
57 * 0x50000000 - 0x50ffffff - PCI IO Space
58 */
59#define CONFIG_PCI 1
60#define CONFIG_PCI_PNP 1
61#define CONFIG_PCI_SCAN_SHOW 1
62
63#define CONFIG_PCI_MEM_BUS 0x40000000
64#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
65#define CONFIG_PCI_MEM_SIZE 0x10000000
66
67#define CONFIG_PCI_IO_BUS 0x50000000
68#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
69#define CONFIG_PCI_IO_SIZE 0x01000000
70
wdenke1599e82004-10-10 23:27:33 +000071#define CFG_XLB_PIPELINING 1
72
wdenk96e48cf2003-08-05 18:22:44 +000073#define CONFIG_NET_MULTI 1
74#define CONFIG_EEPRO100 1
75#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf54ebdf2003-09-17 15:10:32 +000076#define CONFIG_NS8382X 1
wdenk96e48cf2003-08-05 18:22:44 +000077
78#define ADD_PCI_CMD CFG_CMD_PCI
79
80#else /* MPC5100 */
81
82#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
83
84#endif
85
wdenk132ba5f2004-02-27 08:20:54 +000086/* Partitions */
87#define CONFIG_MAC_PARTITION
88#define CONFIG_DOS_PARTITION
wdenk64f70be2004-09-28 20:34:50 +000089#define CONFIG_ISO_PARTITION
wdenk132ba5f2004-02-27 08:20:54 +000090
wdenk80885a92004-02-26 23:46:20 +000091/* USB */
92#if 1
93#define CONFIG_USB_OHCI
94#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk80885a92004-02-26 23:46:20 +000095#define CONFIG_USB_STORAGE
96#else
97#define ADD_USB_CMD 0
98#endif
99
wdenk414eec32005-04-02 22:37:54 +0000100#define CONFIG_TIMESTAMP /* Print image info with timestamp */
101
wdenk945af8d2003-07-16 21:53:01 +0000102/*
103 * Supported commands
104 */
wdenk414eec32005-04-02 22:37:54 +0000105#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
106 CFG_CMD_EEPROM | \
107 CFG_CMD_FAT | \
108 CFG_CMD_I2C | \
109 CFG_CMD_IDE | \
110 CFG_CMD_NFS | \
111 CFG_CMD_SNTP | \
112 ADD_PCI_CMD | \
113 ADD_USB_CMD )
wdenk945af8d2003-07-16 21:53:01 +0000114
115/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
116#include <cmd_confdefs.h>
117
wdenk5cf9da42003-11-07 13:42:26 +0000118#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
119# define CFG_LOWBOOT 1
120# define CFG_LOWBOOT16 1
121#endif
122#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
123# define CFG_LOWBOOT 1
124# define CFG_LOWBOOT08 1
125#endif
126
wdenk945af8d2003-07-16 21:53:01 +0000127/*
128 * Autobooting
129 */
130#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk5cf9da42003-11-07 13:42:26 +0000131
132#define CONFIG_PREBOOT "echo;" \
133 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
134 "echo"
135
136#undef CONFIG_BOOTARGS
137
138#define CONFIG_EXTRA_ENV_SETTINGS \
139 "netdev=eth0\0" \
140 "nfsargs=setenv bootargs root=/dev/nfs rw " \
141 "nfsroot=$(serverip):$(rootpath)\0" \
142 "ramargs=setenv bootargs root=/dev/ram rw\0" \
143 "addip=setenv bootargs $(bootargs) " \
144 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
145 ":$(hostname):$(netdev):off panic=1\0" \
146 "flash_nfs=run nfsargs addip;" \
147 "bootm $(kernel_addr)\0" \
148 "flash_self=run ramargs addip;" \
149 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
150 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
151 "rootpath=/opt/eldk/ppc_82xx\0" \
152 "bootfile=/tftpboot/MPC5200/uImage\0" \
153 ""
154
155#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk945af8d2003-07-16 21:53:01 +0000156
wdenkacf98e72003-09-16 11:39:10 +0000157#if defined(CONFIG_MPC5200)
158/*
159 * IPB Bus clocking configuration.
160 */
161#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
162#endif
wdenk945af8d2003-07-16 21:53:01 +0000163/*
164 * I2C configuration
165 */
wdenk531716e2003-09-13 19:01:12 +0000166#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
dzuab209d52003-09-30 14:08:43 +0000167#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
168
169#define CFG_I2C_SPEED 100000 /* 100 kHz */
wdenk531716e2003-09-13 19:01:12 +0000170#define CFG_I2C_SLAVE 0x7F
171
172/*
173 * EEPROM configuration
174 */
175#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
176#define CFG_I2C_EEPROM_ADDR_LEN 1
177#define CFG_EEPROM_PAGE_WRITE_BITS 3
dzuab209d52003-09-30 14:08:43 +0000178#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk945af8d2003-07-16 21:53:01 +0000179
180/*
181 * Flash configuration
182 */
wdenk4b248f32004-03-14 16:51:43 +0000183#define CFG_FLASH_BASE 0xFF000000
wdenk7152b1d2003-09-05 23:19:14 +0000184#define CFG_FLASH_SIZE 0x01000000
wdenk5cf9da42003-11-07 13:42:26 +0000185#if !defined(CFG_LOWBOOT)
wdenk4b248f32004-03-14 16:51:43 +0000186#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
wdenk5cf9da42003-11-07 13:42:26 +0000187#else /* CFG_LOWBOOT */
188#if defined(CFG_LOWBOOT08)
wdenk4b248f32004-03-14 16:51:43 +0000189#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
wdenk7152b1d2003-09-05 23:19:14 +0000190#endif
wdenk5cf9da42003-11-07 13:42:26 +0000191#if defined(CFG_LOWBOOT16)
wdenk4b248f32004-03-14 16:51:43 +0000192#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
wdenk5cf9da42003-11-07 13:42:26 +0000193#endif
194#endif /* CFG_LOWBOOT */
195#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenk7152b1d2003-09-05 23:19:14 +0000196
wdenk945af8d2003-07-16 21:53:01 +0000197#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
198
199#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
200#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
201
wdenk96e48cf2003-08-05 18:22:44 +0000202#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk945af8d2003-07-16 21:53:01 +0000203
204
205/*
206 * Environment settings
207 */
wdenk96e48cf2003-08-05 18:22:44 +0000208#define CFG_ENV_IS_IN_FLASH 1
wdenk945af8d2003-07-16 21:53:01 +0000209#define CFG_ENV_SIZE 0x10000
wdenk96e48cf2003-08-05 18:22:44 +0000210#define CFG_ENV_SECT_SIZE 0x10000
211#define CONFIG_ENV_OVERWRITE 1
wdenk945af8d2003-07-16 21:53:01 +0000212
213/*
214 * Memory map
215 */
wdenk4b248f32004-03-14 16:51:43 +0000216#define CFG_MBAR 0xF0000000
wdenk945af8d2003-07-16 21:53:01 +0000217#define CFG_SDRAM_BASE 0x00000000
wdenke0ac62d2003-08-17 18:55:18 +0000218#define CFG_DEFAULT_MBAR 0x80000000
wdenk945af8d2003-07-16 21:53:01 +0000219
220/* Use SRAM until RAM will be available */
221#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
222#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
223
224
225#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
226#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
227#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
228
229#define CFG_MONITOR_BASE TEXT_BASE
230#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
wdenk96e48cf2003-08-05 18:22:44 +0000231# define CFG_RAMBOOT 1
wdenk945af8d2003-07-16 21:53:01 +0000232#endif
233
wdenkaf6d1df2003-12-03 23:53:42 +0000234#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk945af8d2003-07-16 21:53:01 +0000235#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
236#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
237
238/*
239 * Ethernet configuration
240 */
wdenkcbd8a352004-02-24 02:00:03 +0000241#define CONFIG_MPC5xxx_FEC 1
wdenk04a85b32004-04-15 18:22:41 +0000242/*
wdenk7e780362004-04-08 22:31:29 +0000243 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
244 */
245/* #define CONFIG_FEC_10MBIT 1 */
wdenkd4ca31c2004-01-02 14:00:00 +0000246#define CONFIG_PHY_ADDR 0x00
wdenk945af8d2003-07-16 21:53:01 +0000247
248/*
249 * GPIO configuration
250 */
wdenkb2001f22003-12-20 22:45:10 +0000251#ifdef CONFIG_MPC5200_DDR
252#define CFG_GPS_PORT_CONFIG 0x90000004
253#else
wdenkc3d98ed2003-09-18 20:10:12 +0000254#define CFG_GPS_PORT_CONFIG 0x10000004
wdenkb2001f22003-12-20 22:45:10 +0000255#endif
wdenk945af8d2003-07-16 21:53:01 +0000256
257/*
258 * Miscellaneous configurable options
259 */
260#define CFG_LONGHELP /* undef to save memory */
261#define CFG_PROMPT "=> " /* Monitor Command Prompt */
262#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
263#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
264#else
265#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
266#endif
267#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
268#define CFG_MAXARGS 16 /* max number of command args */
269#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
270
271#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
272#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
273
274#define CFG_LOAD_ADDR 0x100000 /* default load address */
275
276#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
277
278/*
279 * Various low-level settings
280 */
wdenkb13fb012003-10-30 21:49:38 +0000281#if defined(CONFIG_MPC5200)
wdenk4f7cb082003-09-11 23:06:34 +0000282#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
283#define CFG_HID0_FINAL HID0_ICE
wdenkb13fb012003-10-30 21:49:38 +0000284#else
285#define CFG_HID0_INIT 0
286#define CFG_HID0_FINAL 0
287#endif
wdenk945af8d2003-07-16 21:53:01 +0000288
wdenkb2001f22003-12-20 22:45:10 +0000289#ifdef CONFIG_MPC5200_DDR
290
wdenk7e780362004-04-08 22:31:29 +0000291#define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
wdenkb2001f22003-12-20 22:45:10 +0000292#define CFG_BOOTCS_SIZE 0x00800000
293#define CFG_BOOTCS_CFG 0x00047801
wdenk7e780362004-04-08 22:31:29 +0000294#define CFG_CS1_START CFG_FLASH_BASE
wdenkb2001f22003-12-20 22:45:10 +0000295#define CFG_CS1_SIZE 0x00800000
296#define CFG_CS1_CFG 0x00047800
297
298#else /* !CONFIG_MPC5200_DDR */
299
wdenk945af8d2003-07-16 21:53:01 +0000300#define CFG_BOOTCS_START CFG_FLASH_BASE
301#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
302#define CFG_BOOTCS_CFG 0x00047801
303#define CFG_CS0_START CFG_FLASH_BASE
304#define CFG_CS0_SIZE CFG_FLASH_SIZE
305
wdenkb2001f22003-12-20 22:45:10 +0000306#endif /* CONFIG_MPC5200_DDR */
307
wdenk945af8d2003-07-16 21:53:01 +0000308#define CFG_CS_BURST 0x00000000
309#define CFG_CS_DEADCYCLE 0x33333333
310
311#define CFG_RESET_ADDRESS 0xff000000
312
wdenk132ba5f2004-02-27 08:20:54 +0000313/*-----------------------------------------------------------------------
wdenkc3f9d492004-03-14 00:59:59 +0000314 * USB stuff
315 *-----------------------------------------------------------------------
316 */
wdenk4d13cba2004-03-14 14:09:05 +0000317#define CONFIG_USB_CLOCK 0x0001BBBB
318#define CONFIG_USB_CONFIG 0x00001000
wdenkc3f9d492004-03-14 00:59:59 +0000319
320/*-----------------------------------------------------------------------
wdenk132ba5f2004-02-27 08:20:54 +0000321 * IDE/ATA stuff Supports IDE harddisk
322 *-----------------------------------------------------------------------
323 */
324
325#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
326
327#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
328#undef CONFIG_IDE_LED /* LED for ide not supported */
329
330#define CONFIG_IDE_RESET /* reset for ide supported */
331#define CONFIG_IDE_PREINIT
332
333#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenk64f70be2004-09-28 20:34:50 +0000334#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk132ba5f2004-02-27 08:20:54 +0000335
336#define CFG_ATA_IDE0_OFFSET 0x0000
337
338#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
339
340/* Offset for data I/O */
341#define CFG_ATA_DATA_OFFSET (0x0060)
342
343/* Offset for normal register accesses */
344#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
345
346/* Offset for alternate registers */
wdenk4b248f32004-03-14 16:51:43 +0000347#define CFG_ATA_ALT_OFFSET (0x005C)
wdenk132ba5f2004-02-27 08:20:54 +0000348
349/* Interval between registers */
350#define CFG_ATA_STRIDE 4
351
wdenk64f70be2004-09-28 20:34:50 +0000352#define CONFIG_ATAPI 1
353
wdenk945af8d2003-07-16 21:53:01 +0000354#endif /* __CONFIG_H */