blob: 2cbe8552358ade5b3b2e264cec0e07e72196a706 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger0cde4b02007-04-11 16:50:57 -05002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
Jon Loeliger0cde4b02007-04-11 16:50:57 -05004 */
5
6/*
7 * mpc8544ds board configuration file
8 *
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Ed Swarthout837f1ba2007-07-27 01:50:51 -050013#define CONFIG_PCI1 1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040014#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
15#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
16#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050017#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala0151cba2008-10-21 11:33:58 -050019#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050020
Jon Loeliger0cde4b02007-04-11 16:50:57 -050021#define CONFIG_ENV_OVERWRITE
Ed Swarthout837f1ba2007-07-27 01:50:51 -050022#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050023
Jon Loeliger0cde4b02007-04-11 16:50:57 -050024#ifndef __ASSEMBLY__
25extern unsigned long get_board_sys_clk(unsigned long dummy);
26#endif
27#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
28
29/*
30 * These can be toggled for performance analysis, otherwise use default.
31 */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050032#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050033#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050034
35/*
36 * Only possible on E500 Version 2 or newer cores.
37 */
38#define CONFIG_ENABLE_36BIT_PHYS 1
39
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
41#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger0cde4b02007-04-11 16:50:57 -050042
Timur Tabie46fedf2011-08-04 18:03:41 -050043#define CONFIG_SYS_CCSRBAR 0xe0000000
44#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger0cde4b02007-04-11 16:50:57 -050045
Kumar Gala1167a2f2008-08-26 08:02:30 -050046/* DDR Setup */
Kumar Gala1167a2f2008-08-26 08:02:30 -050047#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
48#define CONFIG_DDR_SPD
Jon Loeliger0cde4b02007-04-11 16:50:57 -050049
Dave Liu9b0ad1b2008-10-28 17:53:38 +080050#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala1167a2f2008-08-26 08:02:30 -050051#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
52
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
54#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala1167a2f2008-08-26 08:02:30 -050055#define CONFIG_VERY_BIG_RAM
56
Kumar Gala1167a2f2008-08-26 08:02:30 -050057#define CONFIG_DIMM_SLOTS_PER_CTLR 1
58#define CONFIG_CHIP_SELECTS_PER_CTRL 2
59
60/* I2C addresses of SPD EEPROMs */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050061#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
62
Kumar Gala1167a2f2008-08-26 08:02:30 -050063/* Make sure required options are set */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050064#ifndef CONFIG_SPD_EEPROM
65#error ("CONFIG_SPD_EEPROM is required")
66#endif
67
68#undef CONFIG_CLOCKS_IN_MHZ
69
70/*
71 * Memory map
72 *
73 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
74 *
75 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
76 *
77 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
78 *
79 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
80 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
81 *
82 * Localbus cacheable
83 *
84 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
85 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
86 *
87 * Localbus non-cacheable
88 *
89 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
90 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
91 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
92 *
93 */
94
95/*
96 * Local Bus Definitions
97 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050099
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_BR0_PRELIM 0xff801001
103#define CONFIG_SYS_BR1_PRELIM 0xfe801001
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_OR0_PRELIM 0xff806e65
106#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_QUIET_TEST
111#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
112#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
113#undef CONFIG_SYS_FLASH_CHECKSUM
114#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
115#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala81e56e92008-06-09 18:55:38 -0500116#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500117
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200118#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
125#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
128#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500129
Kim Phillips7608d752007-08-21 17:00:17 -0500130#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500131#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
132#define PIXIS_ID 0x0 /* Board ID at offset 0 */
133#define PIXIS_VER 0x1 /* Board version at offset 1 */
134#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
135#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
136#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
137 * register */
138#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
139#define PIXIS_VCTL 0x10 /* VELA Control Register */
140#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
141#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
142#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500143#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
144#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500145#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
146#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
147#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
148#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Andy Fleming5a8a1632008-08-31 16:33:30 -0500149#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Andy Fleming5a8a1632008-08-31 16:33:30 -0500151#define PIXIS_VSPEED2_TSEC1SER 0x2
152#define PIXIS_VSPEED2_TSEC3SER 0x1
153#define PIXIS_VCFGEN1_TSEC1SER 0x20
154#define PIXIS_VCFGEN1_TSEC3SER 0x40
Liu Yubff188b2008-10-10 11:40:58 +0800155#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
156#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_INIT_RAM_LOCK 1
159#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200160#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500161
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200162#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
166#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500167
168/* Serial Port - controlled on board with jumper J8
169 * open - index 2
170 * shorted - index 1
171 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_NS16550_SERIAL
173#define CONFIG_SYS_NS16550_REG_SIZE 1
174#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500177 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
180#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500181
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500182/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200183#define CONFIG_SYS_I2C
184#define CONFIG_SYS_I2C_FSL
185#define CONFIG_SYS_FSL_I2C_SPEED 400000
186#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Benjamin Kamath7f25fdc2016-06-29 16:44:38 -0700187#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
Heiko Schocher00f792e2012-10-24 13:48:22 +0200188#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500190
191/*
192 * General PCI
193 * Memory space is mapped 1-1, but I/O space must start from 0.
194 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600195#define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600197#define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500199
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600200#define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600201#define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600202#define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600204#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600205#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
207#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500208
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500209/* controller 2, Slot 1, tgtid 1, Base address 9000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600210#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600211#define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600212#define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600213#define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600215#define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600216#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
218#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500219
220/* controller 1, Slot 2,tgtid 2, Base address a000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600221#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600222#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600223#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600224#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600226#define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600227#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
229#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500230
231/* controller 3, direct to uli, tgtid 3, Base address b000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600232#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600233#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600234#define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600235#define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600237#define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
Kumar Gala5f91ef62008-12-02 16:08:37 -0600238#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
240#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600241#define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
Kumar Gala10795f42008-12-02 16:08:36 -0600242#define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600243#define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500245
246#if defined(CONFIG_PCI)
247
Kumar Gala630d9bf2008-07-14 14:07:03 -0500248/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600249#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Kumar Gala630d9bf2008-07-14 14:07:03 -0500250
251/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600252/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala630d9bf2008-07-14 14:07:03 -0500253
254/* video */
Kumar Gala630d9bf2008-07-14 14:07:03 -0500255
256#if defined(CONFIG_VIDEO)
257#define CONFIG_BIOSEMU
Kumar Gala630d9bf2008-07-14 14:07:03 -0500258#define CONFIG_ATI_RADEON_FB
259#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala630d9bf2008-07-14 14:07:03 -0500261#endif
262
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500263#undef CONFIG_EEPRO100
264#undef CONFIG_TULIP
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500265
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500266#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600267 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
268 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500269 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
270#endif
271
272#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500273
274#ifdef CONFIG_SCSI_AHCI
275#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
277#define CONFIG_SYS_SCSI_MAX_LUN 1
278#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Tuomas Tynkkynen247b4f92018-09-13 01:28:57 +0300279#endif /* CONFIG_SCSI_AHCI */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500280
281#endif /* CONFIG_PCI */
282
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500283#if defined(CONFIG_TSEC_ENET)
284
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500285#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
Kim Phillips255a35772007-05-16 16:52:19 -0500286#define CONFIG_TSEC1 1
287#define CONFIG_TSEC1_NAME "eTSEC1"
288#define CONFIG_TSEC3 1
289#define CONFIG_TSEC3_NAME "eTSEC3"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500290
Liu Yubff188b2008-10-10 11:40:58 +0800291#define CONFIG_PIXIS_SGMII_CMD
Andy Fleming652f7c22008-08-31 16:33:28 -0500292#define CONFIG_FSL_SGMII_RISER 1
293#define SGMII_RISER_PHY_OFFSET 0x1c
294
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500295#define TSEC1_PHY_ADDR 0
296#define TSEC3_PHY_ADDR 1
297
Andy Fleming3a790132007-08-15 20:03:25 -0500298#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
299#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
300
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500301#define TSEC1_PHYIDX 0
302#define TSEC3_PHYIDX 0
303
304#define CONFIG_ETHPRIME "eTSEC1"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500305#endif /* CONFIG_TSEC_ENET */
306
307/*
308 * Environment
309 */
York Sun109f5a22017-06-07 10:12:56 -0700310#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200312#define CONFIG_ENV_ADDR 0xfff80000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500313#else
York Sun109f5a22017-06-07 10:12:56 -0700314#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500315#endif
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200316#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500317
318#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500320
Jon Loeliger2835e512007-06-13 13:22:08 -0500321/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500322 * BOOTP options
323 */
324#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500325
Jon Loeliger659e2f62007-07-10 09:10:49 -0500326/*
Hongtao Jia86a194b2012-12-20 19:39:53 +0000327 * USB
328 */
Hongtao Jia86a194b2012-12-20 19:39:53 +0000329
Tom Rini8850c5d2017-05-12 22:33:27 -0400330#ifdef CONFIG_USB_EHCI_HCD
Hongtao Jia86a194b2012-12-20 19:39:53 +0000331#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Hongtao Jia86a194b2012-12-20 19:39:53 +0000332#define CONFIG_PCI_EHCI_DEVICE 0
333#endif
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500334
335#undef CONFIG_WATCHDOG /* watchdog disabled */
336
337/*
338 * Miscellaneous configurable options
339 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500341
342/*
343 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500344 * have to be in the first 64 MB of memory, since this is
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500345 * the maximum mapped by the Linux kernel during initialization.
346 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500347#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
348#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500349
Jon Loeliger2835e512007-06-13 13:22:08 -0500350#if defined(CONFIG_CMD_KGDB)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500351#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500352#endif
353
354/*
355 * Environment Configuration
356 */
357
358/* The mac addresses for all ethernet interface */
359#if defined(CONFIG_TSEC_ENET)
Kumar Galaea5877e2007-08-16 11:01:21 -0500360#define CONFIG_HAS_ETH0
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500361#define CONFIG_HAS_ETH1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500362#endif
363
364#define CONFIG_IPADDR 192.168.1.251
365
Mario Six5bc05432018-03-28 14:38:20 +0200366#define CONFIG_HOSTNAME "8544ds_unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000367#define CONFIG_ROOTPATH "/nfs/mpc85xx"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000368#define CONFIG_BOOTFILE "8544ds/uImage.uboot"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500369#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500370
Kumar Gala50c03c82007-11-27 22:42:34 -0600371#define CONFIG_SERVERIP 192.168.1.1
372#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500373#define CONFIG_NETMASK 255.255.0.0
374
375#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
376
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500377#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200378"netdev=eth0\0" \
379"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
380"tftpflash=tftpboot $loadaddr $uboot; " \
381 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
382 " +$filesize; " \
383 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
384 " +$filesize; " \
385 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
386 " $filesize; " \
387 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
388 " +$filesize; " \
389 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
390 " $filesize\0" \
391"consoledev=ttyS0\0" \
392"ramdiskaddr=2000000\0" \
393"ramdiskfile=8544ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500394"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200395"fdtfile=8544ds/mpc8544ds.dtb\0" \
396"bdev=sda3\0"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500397
398#define CONFIG_NFSBOOTCOMMAND \
399 "setenv bootargs root=/dev/nfs rw " \
400 "nfsroot=$serverip:$rootpath " \
401 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
402 "console=$consoledev,$baudrate $othbootargs;" \
403 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600404 "tftp $fdtaddr $fdtfile;" \
405 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500406
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500407#define CONFIG_RAMBOOTCOMMAND \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500408 "setenv bootargs root=/dev/ram rw " \
409 "console=$consoledev,$baudrate $othbootargs;" \
410 "tftp $ramdiskaddr $ramdiskfile;" \
411 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600412 "tftp $fdtaddr $fdtfile;" \
413 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500414
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500415#define CONFIG_BOOTCOMMAND \
416 "setenv bootargs root=/dev/$bdev rw " \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500417 "console=$consoledev,$baudrate $othbootargs;" \
418 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600419 "tftp $fdtaddr $fdtfile;" \
420 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500421
422#endif /* __CONFIG_H */