blob: 77224d98e7b3f86862c8d9295f3fbb6893b4044f [file] [log] [blame]
Andy Fleming67431052007-04-23 02:54:25 -05001/*
2 * Copyright 2004-2007 Freescale Semiconductor.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8568mds board configuration file
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/* High Level Configuration Options */
30#define CONFIG_BOOKE 1 /* BOOKE */
Andy Flemingda9d4612007-08-14 00:14:25 -050031#define CONFIG_E500 1 /* BOOKE e500 family */
Andy Fleming67431052007-04-23 02:54:25 -050032#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
33#define CONFIG_MPC8568 1 /* MPC8568 specific */
34#define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */
35
Haiying Wang1563f562007-11-14 15:52:06 -050036#define CONFIG_PCI 1 /* Enable PCI/PCIE */
37#define CONFIG_PCI1 1 /* PCI controller */
38#define CONFIG_PCIE1 1 /* PCIE controller */
39#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Kumar Gala8ff3de62007-12-07 12:17:34 -060040#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050041#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020042#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Flemingb96c83d2007-08-15 20:03:34 -050043#define CONFIG_QE /* Enable QE */
Andy Fleming67431052007-04-23 02:54:25 -050044#define CONFIG_ENV_OVERWRITE
Kumar Gala4d3521c2008-01-16 09:15:29 -060045#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Andy Fleming67431052007-04-23 02:54:25 -050046
47/*
48 * When initializing flash, if we cannot find the manufacturer ID,
49 * assume this is the AMD flash associated with the MDS board.
50 * This allows booting from a promjet.
51 */
52#define CONFIG_ASSUME_AMD_FLASH
53
Andy Fleming67431052007-04-23 02:54:25 -050054#ifndef __ASSEMBLY__
55extern unsigned long get_clock_freq(void);
56#endif /*Replace a call to get_clock_freq (after it is implemented)*/
57#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
58
59/*
60 * These can be toggled for performance analysis, otherwise use default.
61 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020062#define CONFIG_L2_CACHE /* toggle L2 cache */
Haiying Wang7a1ac412007-08-23 15:20:54 -040063#define CONFIG_BTB /* toggle branch predition */
Andy Fleming67431052007-04-23 02:54:25 -050064
65/*
66 * Only possible on E500 Version 2 or newer cores.
67 */
68#define CONFIG_ENABLE_36BIT_PHYS 1
69
70
71#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
72
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
74#define CONFIG_SYS_MEMTEST_END 0x00400000
Andy Fleming67431052007-04-23 02:54:25 -050075
76/*
77 * Base addresses -- Note these are effective addresses where the
78 * actual resources get mapped (not physical addresses)
79 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
81#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
82#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
83#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Andy Fleming67431052007-04-23 02:54:25 -050084
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
86#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
Haiying Wang1563f562007-11-14 15:52:06 -050087
Jon Loeligere6f5b352008-03-18 13:51:05 -050088/* DDR Setup */
89#define CONFIG_FSL_DDR2
90#undef CONFIG_FSL_DDR_INTERACTIVE
91#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
92#define CONFIG_DDR_SPD
93#define CONFIG_DDR_DLL /* possible DLL fix needed */
Dave Liu9b0ad1b2008-10-28 17:53:38 +080094#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere6f5b352008-03-18 13:51:05 -050095
96#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
97
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
99#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Andy Fleming67431052007-04-23 02:54:25 -0500100
Jon Loeligere6f5b352008-03-18 13:51:05 -0500101#define CONFIG_NUM_DDR_CONTROLLERS 1
102#define CONFIG_DIMM_SLOTS_PER_CTLR 1
103#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Andy Fleming67431052007-04-23 02:54:25 -0500104
Jon Loeligere6f5b352008-03-18 13:51:05 -0500105/* I2C addresses of SPD EEPROMs */
106#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
107
108/* Make sure required options are set */
Andy Fleming67431052007-04-23 02:54:25 -0500109#ifndef CONFIG_SPD_EEPROM
110#error ("CONFIG_SPD_EEPROM is required")
111#endif
112
113#undef CONFIG_CLOCKS_IN_MHZ
114
Andy Fleming67431052007-04-23 02:54:25 -0500115/*
116 * Local Bus Definitions
117 */
118
119/*
120 * FLASH on the Local Bus
121 * Two banks, 8M each, using the CFI driver.
122 * Boot from BR0/OR0 bank at 0xff00_0000
123 * Alternate BR1/OR1 bank at 0xff80_0000
124 *
125 * BR0, BR1:
126 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
127 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
128 * Port Size = 16 bits = BRx[19:20] = 10
129 * Use GPCM = BRx[24:26] = 000
130 * Valid = BRx[31] = 1
131 *
132 * 0 4 8 12 16 20 24 28
133 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
134 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
135 *
136 * OR0, OR1:
137 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
138 * Reserved ORx[17:18] = 11, confusion here?
139 * CSNT = ORx[20] = 1
140 * ACS = half cycle delay = ORx[21:22] = 11
141 * SCY = 6 = ORx[24:27] = 0110
142 * TRLX = use relaxed timing = ORx[29] = 1
143 * EAD = use external address latch delay = OR[31] = 1
144 *
145 * 0 4 8 12 16 20 24 28
146 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_BCSR_BASE 0xf8000000
Andy Fleming67431052007-04-23 02:54:25 -0500149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
Andy Fleming67431052007-04-23 02:54:25 -0500151
152/*Chip select 0 - Flash*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_BR0_PRELIM 0xfe001001
154#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
Andy Fleming67431052007-04-23 02:54:25 -0500155
156/*Chip slelect 1 - BCSR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_BR1_PRELIM 0xf8000801
158#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160/*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
161#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
162#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
163#undef CONFIG_SYS_FLASH_CHECKSUM
164#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
165#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Andy Fleming67431052007-04-23 02:54:25 -0500166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Andy Fleming67431052007-04-23 02:54:25 -0500168
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200169#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH_CFI
171#define CONFIG_SYS_FLASH_EMPTY_INFO
Andy Fleming67431052007-04-23 02:54:25 -0500172
173
174/*
175 * SDRAM on the LocalBus
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
178#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Andy Fleming67431052007-04-23 02:54:25 -0500179
180
181/*Chip select 2 - SDRAM*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_BR2_PRELIM 0xf0001861
183#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Andy Fleming67431052007-04-23 02:54:25 -0500184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
186#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
187#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
188#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Andy Fleming67431052007-04-23 02:54:25 -0500189
190/*
Andy Fleming67431052007-04-23 02:54:25 -0500191 * Common settings for all Local Bus SDRAM commands.
192 * At run time, either BSMA1516 (for CPU 1.1)
193 * or BSMA1617 (for CPU 1.0) (old)
194 * is OR'ed in too.
195 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500196#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
197 | LSDMR_PRETOACT7 \
198 | LSDMR_ACTTORW7 \
199 | LSDMR_BL8 \
200 | LSDMR_WRC4 \
201 | LSDMR_CL3 \
202 | LSDMR_RFEN \
Andy Fleming67431052007-04-23 02:54:25 -0500203 )
204
205/*
206 * The bcsr registers are connected to CS3 on MDS.
207 * The new memory map places bcsr at 0xf8000000.
208 *
209 * For BR3, need:
210 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
211 * port-size = 8-bits = BR[19:20] = 01
212 * no parity checking = BR[21:22] = 00
213 * GPMC for MSEL = BR[24:26] = 000
214 * Valid = BR[31] = 1
215 *
216 * 0 4 8 12 16 20 24 28
217 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
218 *
219 * For OR3, need:
220 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
221 * disable buffer ctrl OR[19] = 0
222 * CSNT OR[20] = 1
223 * ACS OR[21:22] = 11
224 * XACS OR[23] = 1
225 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
226 * SETA OR[28] = 0
227 * TRLX OR[29] = 1
228 * EHTR OR[30] = 1
229 * EAD extra time OR[31] = 1
230 *
231 * 0 4 8 12 16 20 24 28
232 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
233 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_BCSR (0xf8000000)
Andy Fleming67431052007-04-23 02:54:25 -0500235
236/*Chip slelect 4 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_BR4_PRELIM 0xf8008801
238#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500239
240/*Chip select 5 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_BR5_PRELIM 0xf8010801
242#define CONFIG_SYS_OR5_PRELIM 0xffff69f7
Andy Fleming67431052007-04-23 02:54:25 -0500243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_INIT_RAM_LOCK 1
245#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
246#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Andy Fleming67431052007-04-23 02:54:25 -0500247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
249#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
250#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andy Fleming67431052007-04-23 02:54:25 -0500251
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
253#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Andy Fleming67431052007-04-23 02:54:25 -0500254
255/* Serial Port */
256#define CONFIG_CONS_INDEX 1
257#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_NS16550
259#define CONFIG_SYS_NS16550_SERIAL
260#define CONFIG_SYS_NS16550_REG_SIZE 1
261#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andy Fleming67431052007-04-23 02:54:25 -0500262
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_BAUDRATE_TABLE \
Andy Fleming67431052007-04-23 02:54:25 -0500264 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
265
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
267#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Andy Fleming67431052007-04-23 02:54:25 -0500268
269/* Use the HUSH parser*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_HUSH_PARSER
271#ifdef CONFIG_SYS_HUSH_PARSER
272#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Andy Fleming67431052007-04-23 02:54:25 -0500273#endif
274
275/* pass open firmware flat tree */
Kumar Galac4808612007-11-29 01:06:19 -0600276#define CONFIG_OF_LIBFDT 1
277#define CONFIG_OF_BOARD_SETUP 1
278#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Andy Fleming67431052007-04-23 02:54:25 -0500279
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_64BIT_VSPRINTF 1
281#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeligere6f5b352008-03-18 13:51:05 -0500282
Andy Fleming67431052007-04-23 02:54:25 -0500283/*
284 * I2C
285 */
286#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
287#define CONFIG_HARD_I2C /* I2C with hardware support*/
288#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Haiying Wangc59e4092007-06-19 14:18:34 -0400289#define CONFIG_I2C_MULTI_BUS
290#define CONFIG_I2C_CMD_TREE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
292#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
293#define CONFIG_SYS_I2C_SLAVE 0x7F
294#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
295#define CONFIG_SYS_I2C_OFFSET 0x3000
296#define CONFIG_SYS_I2C2_OFFSET 0x3100
Andy Fleming67431052007-04-23 02:54:25 -0500297
298/*
299 * General PCI
300 * Memory Addresses are mapped 1-1. I/O is mapped from 0
301 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600302#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600303#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600304#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600306#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600307#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
309#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500310
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600311#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600312#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600313#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600315#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600316#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
318#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500319
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600320#define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600321#define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000
Kumar Galaa6e04c32008-12-02 16:08:38 -0600322#define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000
Andy Fleming67431052007-04-23 02:54:25 -0500323
Andy Flemingda9d4612007-08-14 00:14:25 -0500324#ifdef CONFIG_QE
325/*
326 * QE UEC ethernet configuration
327 */
328#define CONFIG_UEC_ETH
329#ifndef CONFIG_TSEC_ENET
Andy Flemingb96c83d2007-08-15 20:03:34 -0500330#define CONFIG_ETHPRIME "FSL UEC0"
Andy Flemingda9d4612007-08-14 00:14:25 -0500331#endif
332#define CONFIG_PHY_MODE_NEED_CHANGE
333#define CONFIG_eTSEC_MDIO_BUS
334
335#ifdef CONFIG_eTSEC_MDIO_BUS
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200336#define CONFIG_MIIM_ADDRESS 0xE0024520
Andy Flemingda9d4612007-08-14 00:14:25 -0500337#endif
338
339#define CONFIG_UEC_ETH1 /* GETH1 */
340
341#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
343#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
344#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
345#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
346#define CONFIG_SYS_UEC1_PHY_ADDR 7
347#define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_RGMII_ID
Andy Flemingda9d4612007-08-14 00:14:25 -0500348#endif
349
350#define CONFIG_UEC_ETH2 /* GETH2 */
351
352#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
354#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
355#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
356#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
357#define CONFIG_SYS_UEC2_PHY_ADDR 1
358#define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_RGMII_ID
Andy Flemingda9d4612007-08-14 00:14:25 -0500359#endif
360#endif /* CONFIG_QE */
361
Haiying Wangf30ad492007-11-19 10:02:13 -0500362#if defined(CONFIG_PCI)
363
364#define CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200365#define CONFIG_PCI_PNP /* do pci plug-and-play */
Haiying Wangf30ad492007-11-19 10:02:13 -0500366
Andy Fleming67431052007-04-23 02:54:25 -0500367#undef CONFIG_EEPRO100
368#undef CONFIG_TULIP
369
370#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Andy Fleming67431052007-04-23 02:54:25 -0500372
373#endif /* CONFIG_PCI */
374
Andy Fleming67431052007-04-23 02:54:25 -0500375#ifndef CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200376#define CONFIG_NET_MULTI 1
Andy Fleming67431052007-04-23 02:54:25 -0500377#endif
378
Andy Flemingda9d4612007-08-14 00:14:25 -0500379#if defined(CONFIG_TSEC_ENET)
380
Andy Fleming67431052007-04-23 02:54:25 -0500381#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500382#define CONFIG_TSEC1 1
383#define CONFIG_TSEC1_NAME "eTSEC0"
384#define CONFIG_TSEC2 1
385#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming67431052007-04-23 02:54:25 -0500386
387#define TSEC1_PHY_ADDR 2
388#define TSEC2_PHY_ADDR 3
389
390#define TSEC1_PHYIDX 0
391#define TSEC2_PHYIDX 0
392
Andy Fleming3a790132007-08-15 20:03:25 -0500393#define TSEC1_FLAGS TSEC_GIGABIT
394#define TSEC2_FLAGS TSEC_GIGABIT
395
Andy Flemingb96c83d2007-08-15 20:03:34 -0500396/* Options are: eTSEC[0-1] */
Andy Fleming67431052007-04-23 02:54:25 -0500397#define CONFIG_ETHPRIME "eTSEC0"
398
399#endif /* CONFIG_TSEC_ENET */
400
401/*
402 * Environment
403 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200404#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200406#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
407#define CONFIG_ENV_SIZE 0x2000
Andy Fleming67431052007-04-23 02:54:25 -0500408
409#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Andy Fleming67431052007-04-23 02:54:25 -0500411
Jon Loeliger2835e512007-06-13 13:22:08 -0500412
413/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500414 * BOOTP options
415 */
416#define CONFIG_BOOTP_BOOTFILESIZE
417#define CONFIG_BOOTP_BOOTPATH
418#define CONFIG_BOOTP_GATEWAY
419#define CONFIG_BOOTP_HOSTNAME
420
421
422/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500423 * Command line configuration.
424 */
425#include <config_cmd_default.h>
426
427#define CONFIG_CMD_PING
428#define CONFIG_CMD_I2C
429#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600430#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500431#define CONFIG_CMD_IRQ
432#define CONFIG_CMD_SETEXPR
Jon Loeliger2835e512007-06-13 13:22:08 -0500433
Andy Fleming67431052007-04-23 02:54:25 -0500434#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500435 #define CONFIG_CMD_PCI
Andy Fleming67431052007-04-23 02:54:25 -0500436#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500437
Andy Fleming67431052007-04-23 02:54:25 -0500438
439#undef CONFIG_WATCHDOG /* watchdog disabled */
440
441/*
442 * Miscellaneous configurable options
443 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kumar Gala22abb2d2007-11-29 10:34:28 -0600445#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
447#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger2835e512007-06-13 13:22:08 -0500448#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Andy Fleming67431052007-04-23 02:54:25 -0500450#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200451#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Andy Fleming67431052007-04-23 02:54:25 -0500452#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
454#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
455#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
456#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Andy Fleming67431052007-04-23 02:54:25 -0500457
458/*
459 * For booting Linux, the board info and command line data
460 * have to be in the first 8 MB of memory, since this is
461 * the maximum mapped by the Linux kernel during initialization.
462 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200463#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Andy Fleming67431052007-04-23 02:54:25 -0500464
Andy Fleming67431052007-04-23 02:54:25 -0500465/*
466 * Internal Definitions
467 *
468 * Boot Flags
469 */
470#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
471#define BOOTFLAG_WARM 0x02 /* Software reboot */
472
Jon Loeliger2835e512007-06-13 13:22:08 -0500473#if defined(CONFIG_CMD_KGDB)
Andy Fleming67431052007-04-23 02:54:25 -0500474#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
475#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
476#endif
477
478/*
479 * Environment Configuration
480 */
481
482/* The mac addresses for all ethernet interface */
Andy Flemingda9d4612007-08-14 00:14:25 -0500483#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
484#define CONFIG_HAS_ETH0
Andy Fleming67431052007-04-23 02:54:25 -0500485#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
486#define CONFIG_HAS_ETH1
487#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
488#define CONFIG_HAS_ETH2
489#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Andy Flemingda9d4612007-08-14 00:14:25 -0500490#define CONFIG_HAS_ETH3
491#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
Andy Fleming67431052007-04-23 02:54:25 -0500492#endif
493
494#define CONFIG_IPADDR 192.168.1.253
495
496#define CONFIG_HOSTNAME unknown
497#define CONFIG_ROOTPATH /nfsroot
498#define CONFIG_BOOTFILE your.uImage
499
500#define CONFIG_SERVERIP 192.168.1.1
501#define CONFIG_GATEWAYIP 192.168.1.1
502#define CONFIG_NETMASK 255.255.255.0
503
504#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
505
506#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
507#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
508
509#define CONFIG_BAUDRATE 115200
510
511#define CONFIG_EXTRA_ENV_SETTINGS \
512 "netdev=eth0\0" \
513 "consoledev=ttyS0\0" \
514 "ramdiskaddr=600000\0" \
515 "ramdiskfile=your.ramdisk.u-boot\0" \
516 "fdtaddr=400000\0" \
517 "fdtfile=your.fdt.dtb\0" \
518 "nfsargs=setenv bootargs root=/dev/nfs rw " \
519 "nfsroot=$serverip:$rootpath " \
520 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
521 "console=$consoledev,$baudrate $othbootargs\0" \
522 "ramargs=setenv bootargs root=/dev/ram rw " \
523 "console=$consoledev,$baudrate $othbootargs\0" \
524
525
526#define CONFIG_NFSBOOTCOMMAND \
527 "run nfsargs;" \
528 "tftp $loadaddr $bootfile;" \
529 "tftp $fdtaddr $fdtfile;" \
530 "bootm $loadaddr - $fdtaddr"
531
532
533#define CONFIG_RAMBOOTCOMMAND \
534 "run ramargs;" \
535 "tftp $ramdiskaddr $ramdiskfile;" \
536 "tftp $loadaddr $bootfile;" \
537 "bootm $loadaddr $ramdiskaddr"
538
539#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
540
541#endif /* __CONFIG_H */