blob: f77961228c1ffba4e2d8bbb254eb8d1ed7031c0d [file] [log] [blame]
wdenk138ff602004-12-16 15:52:40 +00001/*
Detlev Zundele979e852009-03-30 00:31:35 +02002 * (C) Copyright 2009
3 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
4 *
wdenk414eec32005-04-02 22:37:54 +00005 * (C) Copyright 2003-2005
wdenk138ff602004-12-16 15:52:40 +00006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
wdenk151ab832005-02-24 22:44:16 +000035#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_INKA4X0 1 /* INKA4x0 board */
wdenk138ff602004-12-16 15:52:40 +000038
Wolfgang Denk2ae18242010-10-06 09:05:45 +020039/*
40 * Valid values for CONFIG_SYS_TEXT_BASE are:
41 * 0xFFE00000 boot low
42 * 0x00100000 boot from RAM (for testing only)
43 */
44#ifndef CONFIG_SYS_TEXT_BASE
45#define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
46#endif
47
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk138ff602004-12-16 15:52:40 +000049
wdenk151ab832005-02-24 22:44:16 +000050#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
51#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk138ff602004-12-16 15:52:40 +000052
wdenk151ab832005-02-24 22:44:16 +000053#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
54
Becky Bruce31d82672008-05-08 19:02:12 -050055#define CONFIG_HIGH_BATS 1 /* High BATs supported */
56
wdenk138ff602004-12-16 15:52:40 +000057/*
58 * Serial console configuration
59 */
wdenk151ab832005-02-24 22:44:16 +000060#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
61#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk138ff602004-12-16 15:52:40 +000063
64/*
wdenk436be292005-01-31 22:09:11 +000065 * PCI Mapping:
66 * 0x40000000 - 0x4fffffff - PCI Memory
67 * 0x50000000 - 0x50ffffff - PCI IO Space
68 */
69#define CONFIG_PCI 1
70#define CONFIG_PCI_PNP 1
71#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -050072#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk436be292005-01-31 22:09:11 +000073
74#define CONFIG_PCI_MEM_BUS 0x40000000
75#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
76#define CONFIG_PCI_MEM_SIZE 0x10000000
77
78#define CONFIG_PCI_IO_BUS 0x50000000
79#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
80#define CONFIG_PCI_IO_SIZE 0x01000000
81
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_XLB_PIPELINING 1
wdenk436be292005-01-31 22:09:11 +000083
84/* Partitions */
85#define CONFIG_MAC_PARTITION
86#define CONFIG_DOS_PARTITION
87#define CONFIG_ISO_PARTITION
88
wdenk138ff602004-12-16 15:52:40 +000089
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050090/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050091 * BOOTP options
92 */
93#define CONFIG_BOOTP_BOOTFILESIZE
94#define CONFIG_BOOTP_BOOTPATH
95#define CONFIG_BOOTP_GATEWAY
96#define CONFIG_BOOTP_HOSTNAME
97
98
99/*
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500100 * Command line configuration.
101 */
102#include <config_cmd_default.h>
103
Detlev Zundele979e852009-03-30 00:31:35 +0200104#define CONFIG_CMD_DATE
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500105#define CONFIG_CMD_DHCP
106#define CONFIG_CMD_EXT2
107#define CONFIG_CMD_FAT
108#define CONFIG_CMD_IDE
109#define CONFIG_CMD_NFS
110#define CONFIG_CMD_PCI
Detlev Zundele979e852009-03-30 00:31:35 +0200111#define CONFIG_CMD_PING
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500112#define CONFIG_CMD_SNTP
113#define CONFIG_CMD_USB
114
wdenkb05dcb52005-03-04 11:27:31 +0000115#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
116
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200117#if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118# define CONFIG_SYS_LOWBOOT 1
wdenk138ff602004-12-16 15:52:40 +0000119#endif
120
121/*
122 * Autobooting
123 */
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100124#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk138ff602004-12-16 15:52:40 +0000125
126#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100127 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk138ff602004-12-16 15:52:40 +0000128 "echo"
129
130#undef CONFIG_BOOTARGS
131
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100132#define CONFIG_ETHADDR 00:a0:a4:03:00:00
133#define CONFIG_OVERWRITE_ETHADDR_ONCE
134
135#define CONFIG_IPADDR 192.168.100.2
136#define CONFIG_SERVERIP 192.168.100.1
137#define CONFIG_NETMASK 255.255.255.0
138#define HOSTNAME inka4x0
139#define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
140#define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
141
wdenk138ff602004-12-16 15:52:40 +0000142#define CONFIG_EXTRA_ENV_SETTINGS \
143 "netdev=eth0\0" \
144 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100145 "nfsroot=${serverip}:${rootpath}\0" \
wdenk138ff602004-12-16 15:52:40 +0000146 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100147 "addip=setenv bootargs ${bootargs} " \
148 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
149 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100150 "addcons=setenv bootargs ${bootargs} " \
151 "console=ttyS0,${baudrate}\0" \
152 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100153 "bootm ${kernel_addr}\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100154 "net_nfs=tftp 200000 ${bootfile};" \
155 "run nfsargs addip addcons;bootm\0" \
156 "enable_disp=mw.l 100000 04000000 1;" \
157 "cp.l 100000 f0000b20 1;" \
158 "cp.l 100000 f0000b28 1\0" \
159 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
160 "ide_boot=ext2load ide 0:1 200000 uImage;" \
Marian Balakowiczf23cb342007-11-15 13:24:43 +0100161 "run ideargs addip addcons enable_disp;bootm\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100162 "brightness=255\0" \
wdenk138ff602004-12-16 15:52:40 +0000163 ""
164
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100165#define CONFIG_BOOTCOMMAND "run ide_boot"
wdenk138ff602004-12-16 15:52:40 +0000166
167/*
168 * IPB Bus clocking configuration.
169 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk138ff602004-12-16 15:52:40 +0000171
172/*
173 * Flash configuration
174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200176#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_FLASH_BASE 0xffe00000
178#define CONFIG_SYS_FLASH_SIZE 0x00200000
179#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
180#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
181#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
182#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
wdenk138ff602004-12-16 15:52:40 +0000183
184/*
185 * Environment settings
186 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200187#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200189#define CONFIG_ENV_SIZE 0x2000
190#define CONFIG_ENV_SECT_SIZE 0x2000
wdenk138ff602004-12-16 15:52:40 +0000191#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk138ff602004-12-16 15:52:40 +0000193
194/*
195 * Memory map
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_MBAR 0xF0000000
198#define CONFIG_SYS_SDRAM_BASE 0x00000000
199#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenk138ff602004-12-16 15:52:40 +0000200
Marian Balakowicz5fb6d712007-11-15 13:29:55 +0100201/*
202 * SDRAM controller configuration
203 */
204#undef CONFIG_SDR_MT48LC16M16A2
205#undef CONFIG_DDR_MT46V16M16
206#undef CONFIG_DDR_MT46V32M16
207#undef CONFIG_DDR_HYB25D512160BF
208#define CONFIG_DDR_K4H511638C
wdenk138ff602004-12-16 15:52:40 +0000209
210/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidman800eb092010-09-20 08:51:53 +0200212
wdenk138ff602004-12-16 15:52:40 +0000213/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidman800eb092010-09-20 08:51:53 +0200214#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
215
216#ifdef CONFIG_POST
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
wdenk138ff602004-12-16 15:52:40 +0000218#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
wdenk138ff602004-12-16 15:52:40 +0000220#endif
221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
223#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
224#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk138ff602004-12-16 15:52:40 +0000225
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200226#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
228# define CONFIG_SYS_RAMBOOT 1
wdenk138ff602004-12-16 15:52:40 +0000229#endif
230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
232#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
233#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk138ff602004-12-16 15:52:40 +0000234
235/*
236 * Ethernet configuration
237 */
238#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800239#define CONFIG_MPC5xxx_FEC_MII100
wdenk138ff602004-12-16 15:52:40 +0000240/*
Ben Warren86321fc2009-02-05 23:58:25 -0800241 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk138ff602004-12-16 15:52:40 +0000242 */
Ben Warren86321fc2009-02-05 23:58:25 -0800243/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenk138ff602004-12-16 15:52:40 +0000244#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100245#define CONFIG_MII
wdenk138ff602004-12-16 15:52:40 +0000246
247/*
248 * GPIO configuration
249 *
wdenk9f709b62005-04-22 15:09:09 +0000250 * use CS1 as gpio_wkup_6 output
251 * Bit 0 (mask: 0x80000000): 0
wdenk138ff602004-12-16 15:52:40 +0000252 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
253 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
254 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
255 * EEPROM
256 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
Detlev Zundele979e852009-03-30 00:31:35 +0200257 * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
258 * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
259 * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
wdenk138ff602004-12-16 15:52:40 +0000260 */
Detlev Zundele979e852009-03-30 00:31:35 +0200261#define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
wdenk138ff602004-12-16 15:52:40 +0000262
263/*
264 * RTC configuration
265 */
Detlev Zundele979e852009-03-30 00:31:35 +0200266#define CONFIG_RTC_RTC4543 1 /* use external RTC */
267
268/*
269 * Software (bit-bang) three wire serial configuration
270 *
271 * Note that we need the ifdefs because otherwise compilation of
272 * mkimage.c fails.
273 */
274#define CONFIG_SOFT_TWS 1
275
276#ifdef TWS_IMPLEMENTATION
277#include <mpc5xxx.h>
278#include <asm/io.h>
279
280#define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
281#define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
282#define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
283#define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
284
285static inline void tws_ce(unsigned bit)
286{
287 struct mpc5xxx_wu_gpio *wu_gpio =
288 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
289 if (bit)
290 setbits_8(&wu_gpio->dvo, TWS_CE);
291 else
292 clrbits_8(&wu_gpio->dvo, TWS_CE);
293}
294
295static inline void tws_wr(unsigned bit)
296{
297 struct mpc5xxx_wu_gpio *wu_gpio =
298 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
299 if (bit)
300 setbits_8(&wu_gpio->dvo, TWS_WR);
301 else
302 clrbits_8(&wu_gpio->dvo, TWS_WR);
303}
304
305static inline void tws_clk(unsigned bit)
306{
307 struct mpc5xxx_gpio *gpio =
308 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
309 if (bit)
310 setbits_8(&gpio->sint_dvo, TWS_CLK);
311 else
312 clrbits_8(&gpio->sint_dvo, TWS_CLK);
313}
314
315static inline void tws_data(unsigned bit)
316{
317 struct mpc5xxx_gpio *gpio =
318 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
319 if (bit)
320 setbits_8(&gpio->sint_dvo, TWS_DATA);
321 else
322 clrbits_8(&gpio->sint_dvo, TWS_DATA);
323}
324
325static inline unsigned tws_data_read(void)
326{
327 struct mpc5xxx_gpio *gpio =
328 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
329 return !!(in_8(&gpio->sint_ival) & TWS_DATA);
330}
331
332static inline void tws_data_config_output(unsigned output)
333{
334 struct mpc5xxx_gpio *gpio =
335 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
336 if (output)
337 setbits_8(&gpio->sint_ddr, TWS_DATA);
338 else
339 clrbits_8(&gpio->sint_ddr, TWS_DATA);
340}
341#endif /* TWS_IMPLEMENTATION */
wdenk138ff602004-12-16 15:52:40 +0000342
343/*
344 * Miscellaneous configurable options
345 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_LONGHELP /* undef to save memory */
347#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500348#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000350#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000352#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
354#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
355#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000356
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500358#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500360#endif
361
wdenk138ff602004-12-16 15:52:40 +0000362/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_ALT_MEMTEST
wdenk138ff602004-12-16 15:52:40 +0000364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
366#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk138ff602004-12-16 15:52:40 +0000367
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk138ff602004-12-16 15:52:40 +0000369
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk138ff602004-12-16 15:52:40 +0000371
372/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -0500373 * Enable loopw command.
wdenk138ff602004-12-16 15:52:40 +0000374 */
375#define CONFIG_LOOPW
376
377/*
378 * Various low-level settings
379 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
381#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk138ff602004-12-16 15:52:40 +0000382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
384#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
385#define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
386#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
387#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk138ff602004-12-16 15:52:40 +0000388
wdenke58cf2a2005-02-27 23:46:58 +0000389/* 32Mbit SRAM @0x30000000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_CS1_START 0x30000000
391#define CONFIG_SYS_CS1_SIZE 0x00400000
392#define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenke58cf2a2005-02-27 23:46:58 +0000393
394/* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_CS2_START 0x80000000
396#define CONFIG_SYS_CS2_SIZE 0x0001000
397#define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
wdenke58cf2a2005-02-27 23:46:58 +0000398
wdenkf4733a02005-03-06 01:21:30 +0000399/* GPIO in @0x30400000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_CS3_START 0x30400000
401#define CONFIG_SYS_CS3_SIZE 0x00100000
402#define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenkf4733a02005-03-06 01:21:30 +0000403
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_CS_BURST 0x00000000
405#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk138ff602004-12-16 15:52:40 +0000406
wdenk436be292005-01-31 22:09:11 +0000407/*-----------------------------------------------------------------------
408 * USB stuff
409 *-----------------------------------------------------------------------
410 */
411#define CONFIG_USB_OHCI
wdenk151ab832005-02-24 22:44:16 +0000412#define CONFIG_USB_CLOCK 0x00015555
413#define CONFIG_USB_CONFIG 0x00001000
wdenk1968e612005-02-24 23:23:29 +0000414#define CONFIG_USB_STORAGE
wdenk436be292005-01-31 22:09:11 +0000415
wdenkb05dcb52005-03-04 11:27:31 +0000416/*-----------------------------------------------------------------------
417 * IDE/ATA stuff Supports IDE harddisk
418 *-----------------------------------------------------------------------
419 */
420
421#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
422
423#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
424#undef CONFIG_IDE_LED /* LED for ide not supported */
425
wdenkb05dcb52005-03-04 11:27:31 +0000426#define CONFIG_IDE_PREINIT
427
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
429#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenkb05dcb52005-03-04 11:27:31 +0000430
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200431#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
432#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
433#define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
434#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
435#define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
436#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
wdenkb05dcb52005-03-04 11:27:31 +0000437
438#define CONFIG_ATAPI 1
Wolfgang Denk1806c752005-09-21 10:07:56 +0200439
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
wdenkb05dcb52005-03-04 11:27:31 +0000441
wdenk138ff602004-12-16 15:52:40 +0000442#endif /* __CONFIG_H */