blob: 54589638b31a82f82dcf8c7ff9658c539a049c16 [file] [log] [blame]
Peter Korsgaarde3634262012-10-18 01:21:09 +00001/*
2 * board.c
3 *
4 * Board functions for TI AM335X based boards
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Peter Korsgaarde3634262012-10-18 01:21:09 +00009 */
10
11#include <common.h>
12#include <errno.h>
13#include <spl.h>
Lokesh Vutla3d163892016-05-16 11:47:29 +053014#include <serial.h>
Peter Korsgaarde3634262012-10-18 01:21:09 +000015#include <asm/arch/cpu.h>
16#include <asm/arch/hardware.h>
17#include <asm/arch/omap.h>
18#include <asm/arch/ddr_defs.h>
19#include <asm/arch/clock.h>
Lokesh Vutla97f3a172016-05-16 11:47:26 +053020#include <asm/arch/clk_synthesizer.h>
Peter Korsgaarde3634262012-10-18 01:21:09 +000021#include <asm/arch/gpio.h>
22#include <asm/arch/mmc_host_def.h>
23#include <asm/arch/sys_proto.h>
Steve Kipiszcd8845d2013-07-18 15:13:03 -040024#include <asm/arch/mem.h>
Peter Korsgaarde3634262012-10-18 01:21:09 +000025#include <asm/io.h>
26#include <asm/emif.h>
27#include <asm/gpio.h>
Andrew F. Davisb0a4eea2016-08-30 14:06:24 -050028#include <asm/omap_sec_common.h>
Peter Korsgaarde3634262012-10-18 01:21:09 +000029#include <i2c.h>
30#include <miiphy.h>
31#include <cpsw.h>
Tom Rini97210272013-08-30 16:28:46 -040032#include <power/tps65217.h>
33#include <power/tps65910.h>
Tom Rini68439182013-10-01 12:32:04 -040034#include <environment.h>
35#include <watchdog.h>
Tom Riniba9a6702014-03-28 12:03:38 -040036#include <environment.h>
Nishanth Menon770e68c2016-02-24 12:30:55 -060037#include "../common/board_detect.h"
Peter Korsgaarde3634262012-10-18 01:21:09 +000038#include "board.h"
39
40DECLARE_GLOBAL_DATA_PTR;
41
Peter Korsgaarde3634262012-10-18 01:21:09 +000042/* GPIO that controls power to DDR on EVM-SK */
Lokesh Vutla97f3a172016-05-16 11:47:26 +053043#define GPIO_TO_PIN(bank, gpio) (32 * (bank) + (gpio))
44#define GPIO_DDR_VTT_EN GPIO_TO_PIN(0, 7)
45#define ICE_GPIO_DDR_VTT_EN GPIO_TO_PIN(0, 18)
46#define GPIO_PR1_MII_CTRL GPIO_TO_PIN(3, 4)
47#define GPIO_MUX_MII_CTRL GPIO_TO_PIN(3, 10)
48#define GPIO_FET_SWITCH_CTRL GPIO_TO_PIN(0, 7)
49#define GPIO_PHY_RESET GPIO_TO_PIN(2, 5)
Roger Quadrose607ec92016-08-24 15:35:50 +030050#define GPIO_ETH0_MODE GPIO_TO_PIN(0, 11)
51#define GPIO_ETH1_MODE GPIO_TO_PIN(1, 26)
Peter Korsgaarde3634262012-10-18 01:21:09 +000052
53static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
54
Roger Quadrose607ec92016-08-24 15:35:50 +030055#define GPIO0_RISINGDETECT (AM33XX_GPIO0_BASE + OMAP_GPIO_RISINGDETECT)
56#define GPIO1_RISINGDETECT (AM33XX_GPIO1_BASE + OMAP_GPIO_RISINGDETECT)
57
58#define GPIO0_IRQSTATUS1 (AM33XX_GPIO0_BASE + OMAP_GPIO_IRQSTATUS1)
59#define GPIO1_IRQSTATUS1 (AM33XX_GPIO1_BASE + OMAP_GPIO_IRQSTATUS1)
60
61#define GPIO0_IRQSTATUSRAW (AM33XX_GPIO0_BASE + 0x024)
62#define GPIO1_IRQSTATUSRAW (AM33XX_GPIO1_BASE + 0x024)
63
Peter Korsgaarde3634262012-10-18 01:21:09 +000064/*
65 * Read header information from EEPROM into global structure.
66 */
Lokesh Vutla140d76a2016-10-14 10:35:25 +053067#ifdef CONFIG_TI_I2C_BOARD_DETECT
68void do_board_detect(void)
Peter Korsgaarde3634262012-10-18 01:21:09 +000069{
Lokesh Vutla140d76a2016-10-14 10:35:25 +053070 enable_i2c0_pin_mux();
71 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
72
73 if (ti_i2c_eeprom_am_get(-1, CONFIG_SYS_I2C_EEPROM_ADDR))
74 printf("ti_i2c_eeprom_init failed\n");
Peter Korsgaarde3634262012-10-18 01:21:09 +000075}
Lokesh Vutla140d76a2016-10-14 10:35:25 +053076#endif
Peter Korsgaarde3634262012-10-18 01:21:09 +000077
Lokesh Vutla3d163892016-05-16 11:47:29 +053078#ifndef CONFIG_DM_SERIAL
79struct serial_device *default_serial_console(void)
80{
81 if (board_is_icev2())
82 return &eserial4_device;
83 else
84 return &eserial1_device;
85}
86#endif
87
Tom Rinid0e6d342014-04-09 08:25:57 -040088#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Peter Korsgaardc00f69d2012-10-18 01:21:12 +000089static const struct ddr_data ddr2_data = {
Tom Rinic4f80f52014-07-07 21:40:16 -040090 .datardsratio0 = MT47H128M16RT25E_RD_DQS,
91 .datafwsratio0 = MT47H128M16RT25E_PHY_FIFO_WE,
92 .datawrsratio0 = MT47H128M16RT25E_PHY_WR_DATA,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +000093};
94
95static const struct cmd_control ddr2_cmd_ctrl_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +000096 .cmd0csratio = MT47H128M16RT25E_RATIO,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +000097
Peter Korsgaardc7d35be2012-10-18 01:21:13 +000098 .cmd1csratio = MT47H128M16RT25E_RATIO,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +000099
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000100 .cmd2csratio = MT47H128M16RT25E_RATIO,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000101};
102
103static const struct emif_regs ddr2_emif_reg_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000104 .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
105 .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
106 .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
107 .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
108 .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
109 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000110};
111
Jyri Sarha8c17cbd2016-12-09 12:29:13 +0200112static const struct emif_regs ddr2_evm_emif_reg_data = {
113 .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
114 .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
115 .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
116 .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
117 .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
118 .ocp_config = EMIF_OCP_CONFIG_AM335X_EVM,
119 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
120};
121
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000122static const struct ddr_data ddr3_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000123 .datardsratio0 = MT41J128MJT125_RD_DQS,
124 .datawdsratio0 = MT41J128MJT125_WR_DQS,
125 .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
126 .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000127};
128
Tom Rinic7ba18a2013-03-21 04:30:02 +0000129static const struct ddr_data ddr3_beagleblack_data = {
130 .datardsratio0 = MT41K256M16HA125E_RD_DQS,
131 .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
132 .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
133 .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
Tom Rinic7ba18a2013-03-21 04:30:02 +0000134};
135
Jeff Lance13526f72013-01-14 05:32:20 +0000136static const struct ddr_data ddr3_evm_data = {
137 .datardsratio0 = MT41J512M8RH125_RD_DQS,
138 .datawdsratio0 = MT41J512M8RH125_WR_DQS,
139 .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE,
140 .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA,
Jeff Lance13526f72013-01-14 05:32:20 +0000141};
142
Lokesh Vutlad8ff4fd2016-05-16 11:47:24 +0530143static const struct ddr_data ddr3_icev2_data = {
144 .datardsratio0 = MT41J128MJT125_RD_DQS_400MHz,
145 .datawdsratio0 = MT41J128MJT125_WR_DQS_400MHz,
146 .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE_400MHz,
147 .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA_400MHz,
148};
149
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000150static const struct cmd_control ddr3_cmd_ctrl_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000151 .cmd0csratio = MT41J128MJT125_RATIO,
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000152 .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000153
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000154 .cmd1csratio = MT41J128MJT125_RATIO,
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000155 .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000156
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000157 .cmd2csratio = MT41J128MJT125_RATIO,
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000158 .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000159};
160
Tom Rinic7ba18a2013-03-21 04:30:02 +0000161static const struct cmd_control ddr3_beagleblack_cmd_ctrl_data = {
162 .cmd0csratio = MT41K256M16HA125E_RATIO,
Tom Rinic7ba18a2013-03-21 04:30:02 +0000163 .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
164
165 .cmd1csratio = MT41K256M16HA125E_RATIO,
Tom Rinic7ba18a2013-03-21 04:30:02 +0000166 .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
167
168 .cmd2csratio = MT41K256M16HA125E_RATIO,
Tom Rinic7ba18a2013-03-21 04:30:02 +0000169 .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
170};
171
Jeff Lance13526f72013-01-14 05:32:20 +0000172static const struct cmd_control ddr3_evm_cmd_ctrl_data = {
173 .cmd0csratio = MT41J512M8RH125_RATIO,
Jeff Lance13526f72013-01-14 05:32:20 +0000174 .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT,
175
176 .cmd1csratio = MT41J512M8RH125_RATIO,
Jeff Lance13526f72013-01-14 05:32:20 +0000177 .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT,
178
179 .cmd2csratio = MT41J512M8RH125_RATIO,
Jeff Lance13526f72013-01-14 05:32:20 +0000180 .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT,
181};
182
Lokesh Vutlad8ff4fd2016-05-16 11:47:24 +0530183static const struct cmd_control ddr3_icev2_cmd_ctrl_data = {
184 .cmd0csratio = MT41J128MJT125_RATIO_400MHz,
185 .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT_400MHz,
186
187 .cmd1csratio = MT41J128MJT125_RATIO_400MHz,
188 .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT_400MHz,
189
190 .cmd2csratio = MT41J128MJT125_RATIO_400MHz,
191 .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT_400MHz,
192};
193
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000194static struct emif_regs ddr3_emif_reg_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000195 .sdram_config = MT41J128MJT125_EMIF_SDCFG,
196 .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
197 .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
198 .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
199 .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
200 .zq_config = MT41J128MJT125_ZQ_CFG,
Vaibhav Hiremath59dcf972013-03-14 21:11:16 +0000201 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY |
202 PHY_EN_DYN_PWRDN,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000203};
Jeff Lance13526f72013-01-14 05:32:20 +0000204
Tom Rinic7ba18a2013-03-21 04:30:02 +0000205static struct emif_regs ddr3_beagleblack_emif_reg_data = {
206 .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
207 .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
208 .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
209 .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
210 .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
Jyri Sarha8c17cbd2016-12-09 12:29:13 +0200211 .ocp_config = EMIF_OCP_CONFIG_BEAGLEBONE_BLACK,
Tom Rinic7ba18a2013-03-21 04:30:02 +0000212 .zq_config = MT41K256M16HA125E_ZQ_CFG,
213 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
214};
215
Jeff Lance13526f72013-01-14 05:32:20 +0000216static struct emif_regs ddr3_evm_emif_reg_data = {
217 .sdram_config = MT41J512M8RH125_EMIF_SDCFG,
218 .ref_ctrl = MT41J512M8RH125_EMIF_SDREF,
219 .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1,
220 .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2,
221 .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3,
Jyri Sarha8c17cbd2016-12-09 12:29:13 +0200222 .ocp_config = EMIF_OCP_CONFIG_AM335X_EVM,
Jeff Lance13526f72013-01-14 05:32:20 +0000223 .zq_config = MT41J512M8RH125_ZQ_CFG,
Vaibhav Hiremath59dcf972013-03-14 21:11:16 +0000224 .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY |
225 PHY_EN_DYN_PWRDN,
Jeff Lance13526f72013-01-14 05:32:20 +0000226};
Peter Korsgaard12d7a472013-05-13 08:36:30 +0000227
Lokesh Vutlad8ff4fd2016-05-16 11:47:24 +0530228static struct emif_regs ddr3_icev2_emif_reg_data = {
229 .sdram_config = MT41J128MJT125_EMIF_SDCFG_400MHz,
230 .ref_ctrl = MT41J128MJT125_EMIF_SDREF_400MHz,
231 .sdram_tim1 = MT41J128MJT125_EMIF_TIM1_400MHz,
232 .sdram_tim2 = MT41J128MJT125_EMIF_TIM2_400MHz,
233 .sdram_tim3 = MT41J128MJT125_EMIF_TIM3_400MHz,
234 .zq_config = MT41J128MJT125_ZQ_CFG_400MHz,
235 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY_400MHz |
236 PHY_EN_DYN_PWRDN,
237};
238
Peter Korsgaard12d7a472013-05-13 08:36:30 +0000239#ifdef CONFIG_SPL_OS_BOOT
240int spl_start_uboot(void)
241{
242 /* break into full u-boot on 'c' */
Tom Riniba9a6702014-03-28 12:03:38 -0400243 if (serial_tstc() && serial_getc() == 'c')
244 return 1;
245
246#ifdef CONFIG_SPL_ENV_SUPPORT
247 env_init();
248 env_relocate_spec();
249 if (getenv_yesno("boot_os") != 1)
250 return 1;
251#endif
252
253 return 0;
Peter Korsgaard12d7a472013-05-13 08:36:30 +0000254}
255#endif
256
Lokesh Vutla94d77fb2013-07-30 10:48:52 +0530257#define OSC (V_OSCK/1000000)
258const struct dpll_params dpll_ddr = {
259 266, OSC-1, 1, -1, -1, -1, -1};
260const struct dpll_params dpll_ddr_evm_sk = {
261 303, OSC-1, 1, -1, -1, -1, -1};
262const struct dpll_params dpll_ddr_bone_black = {
263 400, OSC-1, 1, -1, -1, -1, -1};
264
Tom Rini97210272013-08-30 16:28:46 -0400265void am33xx_spl_board_init(void)
266{
Tom Rini97210272013-08-30 16:28:46 -0400267 int mpu_vdd;
268
Tom Rini97210272013-08-30 16:28:46 -0400269 /* Get the frequency */
Steve Kipisz52f7d842013-08-14 10:51:31 -0400270 dpll_mpu_opp100.m = am335x_get_efuse_mpu_max_freq(cdev);
Tom Rini97210272013-08-30 16:28:46 -0400271
Nishanth Menon770e68c2016-02-24 12:30:55 -0600272 if (board_is_bone() || board_is_bone_lt()) {
Tom Rini97210272013-08-30 16:28:46 -0400273 /* BeagleBone PMIC Code */
274 int usb_cur_lim;
275
276 /*
277 * Only perform PMIC configurations if board rev > A1
278 * on Beaglebone White
279 */
Nishanth Menon770e68c2016-02-24 12:30:55 -0600280 if (board_is_bone() && !strncmp(board_ti_get_rev(), "00A1", 4))
Tom Rini97210272013-08-30 16:28:46 -0400281 return;
282
283 if (i2c_probe(TPS65217_CHIP_PM))
284 return;
285
286 /*
287 * On Beaglebone White we need to ensure we have AC power
288 * before increasing the frequency.
289 */
Nishanth Menon770e68c2016-02-24 12:30:55 -0600290 if (board_is_bone()) {
Tom Rini97210272013-08-30 16:28:46 -0400291 uchar pmic_status_reg;
292 if (tps65217_reg_read(TPS65217_STATUS,
293 &pmic_status_reg))
294 return;
295 if (!(pmic_status_reg & TPS65217_PWR_SRC_AC_BITMASK)) {
296 puts("No AC power, disabling frequency switch\n");
297 return;
298 }
299 }
300
301 /*
302 * Override what we have detected since we know if we have
303 * a Beaglebone Black it supports 1GHz.
304 */
Nishanth Menon770e68c2016-02-24 12:30:55 -0600305 if (board_is_bone_lt())
Steve Kipisz52f7d842013-08-14 10:51:31 -0400306 dpll_mpu_opp100.m = MPUPLL_M_1000;
Tom Rini97210272013-08-30 16:28:46 -0400307
308 /*
309 * Increase USB current limit to 1300mA or 1800mA and set
310 * the MPU voltage controller as needed.
311 */
Steve Kipisz52f7d842013-08-14 10:51:31 -0400312 if (dpll_mpu_opp100.m == MPUPLL_M_1000) {
Tom Rini97210272013-08-30 16:28:46 -0400313 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1800MA;
314 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1325MV;
315 } else {
316 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1300MA;
317 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1275MV;
318 }
319
320 if (tps65217_reg_write(TPS65217_PROT_LEVEL_NONE,
321 TPS65217_POWER_PATH,
322 usb_cur_lim,
323 TPS65217_USB_INPUT_CUR_LIMIT_MASK))
324 puts("tps65217_reg_write failure\n");
325
Steve Kipisz52f7d842013-08-14 10:51:31 -0400326 /* Set DCDC3 (CORE) voltage to 1.125V */
327 if (tps65217_voltage_update(TPS65217_DEFDCDC3,
328 TPS65217_DCDC_VOLT_SEL_1125MV)) {
329 puts("tps65217_voltage_update failure\n");
330 return;
331 }
332
333 /* Set CORE Frequencies to OPP100 */
334 do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
Tom Rini97210272013-08-30 16:28:46 -0400335
336 /* Set DCDC2 (MPU) voltage */
337 if (tps65217_voltage_update(TPS65217_DEFDCDC2, mpu_vdd)) {
338 puts("tps65217_voltage_update failure\n");
339 return;
340 }
341
342 /*
343 * Set LDO3, LDO4 output voltage to 3.3V for Beaglebone.
344 * Set LDO3 to 1.8V and LDO4 to 3.3V for Beaglebone Black.
345 */
Nishanth Menon770e68c2016-02-24 12:30:55 -0600346 if (board_is_bone()) {
Tom Rini97210272013-08-30 16:28:46 -0400347 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
348 TPS65217_DEFLS1,
349 TPS65217_LDO_VOLTAGE_OUT_3_3,
350 TPS65217_LDO_MASK))
351 puts("tps65217_reg_write failure\n");
352 } else {
353 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
354 TPS65217_DEFLS1,
355 TPS65217_LDO_VOLTAGE_OUT_1_8,
356 TPS65217_LDO_MASK))
357 puts("tps65217_reg_write failure\n");
358 }
359
360 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
361 TPS65217_DEFLS2,
362 TPS65217_LDO_VOLTAGE_OUT_3_3,
363 TPS65217_LDO_MASK))
364 puts("tps65217_reg_write failure\n");
365 } else {
366 int sil_rev;
367
368 /*
369 * The GP EVM, IDK and EVM SK use a TPS65910 PMIC. For all
370 * MPU frequencies we support we use a CORE voltage of
371 * 1.1375V. For MPU voltage we need to switch based on
372 * the frequency we are running at.
373 */
374 if (i2c_probe(TPS65910_CTRL_I2C_ADDR))
375 return;
376
377 /*
378 * Depending on MPU clock and PG we will need a different
379 * VDD to drive at that speed.
380 */
381 sil_rev = readl(&cdev->deviceid) >> 28;
Steve Kipisz52f7d842013-08-14 10:51:31 -0400382 mpu_vdd = am335x_get_tps65910_mpu_vdd(sil_rev,
383 dpll_mpu_opp100.m);
Tom Rini97210272013-08-30 16:28:46 -0400384
385 /* Tell the TPS65910 to use i2c */
386 tps65910_set_i2c_control();
387
388 /* First update MPU voltage. */
389 if (tps65910_voltage_update(MPU, mpu_vdd))
390 return;
391
392 /* Second, update the CORE voltage. */
393 if (tps65910_voltage_update(CORE, TPS65910_OP_REG_SEL_1_1_3))
394 return;
Steve Kipisz52f7d842013-08-14 10:51:31 -0400395
396 /* Set CORE Frequencies to OPP100 */
397 do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
Tom Rini97210272013-08-30 16:28:46 -0400398 }
399
400 /* Set MPU Frequency to what we detected now that voltages are set */
Steve Kipisz52f7d842013-08-14 10:51:31 -0400401 do_setup_dpll(&dpll_mpu_regs, &dpll_mpu_opp100);
Tom Rini97210272013-08-30 16:28:46 -0400402}
403
Lokesh Vutla94d77fb2013-07-30 10:48:52 +0530404const struct dpll_params *get_dpll_ddr_params(void)
405{
Nishanth Menon770e68c2016-02-24 12:30:55 -0600406 if (board_is_evm_sk())
Lokesh Vutla94d77fb2013-07-30 10:48:52 +0530407 return &dpll_ddr_evm_sk;
Lokesh Vutlad8ff4fd2016-05-16 11:47:24 +0530408 else if (board_is_bone_lt() || board_is_icev2())
Lokesh Vutla94d77fb2013-07-30 10:48:52 +0530409 return &dpll_ddr_bone_black;
Nishanth Menon770e68c2016-02-24 12:30:55 -0600410 else if (board_is_evm_15_or_later())
Lokesh Vutla94d77fb2013-07-30 10:48:52 +0530411 return &dpll_ddr_evm_sk;
412 else
413 return &dpll_ddr;
414}
415
Heiko Schocher06604812013-07-30 10:48:54 +0530416void set_uart_mux_conf(void)
Peter Korsgaarde3634262012-10-18 01:21:09 +0000417{
Tom Rini1286b7f2014-08-01 09:53:24 -0400418#if CONFIG_CONS_INDEX == 1
Peter Korsgaarde3634262012-10-18 01:21:09 +0000419 enable_uart0_pin_mux();
Tom Rini1286b7f2014-08-01 09:53:24 -0400420#elif CONFIG_CONS_INDEX == 2
Andrew Bradford6422b702012-10-25 08:21:30 -0400421 enable_uart1_pin_mux();
Tom Rini1286b7f2014-08-01 09:53:24 -0400422#elif CONFIG_CONS_INDEX == 3
Andrew Bradford6422b702012-10-25 08:21:30 -0400423 enable_uart2_pin_mux();
Tom Rini1286b7f2014-08-01 09:53:24 -0400424#elif CONFIG_CONS_INDEX == 4
Andrew Bradford6422b702012-10-25 08:21:30 -0400425 enable_uart3_pin_mux();
Tom Rini1286b7f2014-08-01 09:53:24 -0400426#elif CONFIG_CONS_INDEX == 5
Andrew Bradford6422b702012-10-25 08:21:30 -0400427 enable_uart4_pin_mux();
Tom Rini1286b7f2014-08-01 09:53:24 -0400428#elif CONFIG_CONS_INDEX == 6
Andrew Bradford6422b702012-10-25 08:21:30 -0400429 enable_uart5_pin_mux();
Tom Rini1286b7f2014-08-01 09:53:24 -0400430#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530431}
Peter Korsgaarde3634262012-10-18 01:21:09 +0000432
Heiko Schocher06604812013-07-30 10:48:54 +0530433void set_mux_conf_regs(void)
434{
Nishanth Menon770e68c2016-02-24 12:30:55 -0600435 enable_board_pin_mux();
Heiko Schocher06604812013-07-30 10:48:54 +0530436}
437
Lokesh Vutla965de8b2013-12-10 15:02:21 +0530438const struct ctrl_ioregs ioregs_evmsk = {
439 .cm0ioctl = MT41J128MJT125_IOCTRL_VALUE,
440 .cm1ioctl = MT41J128MJT125_IOCTRL_VALUE,
441 .cm2ioctl = MT41J128MJT125_IOCTRL_VALUE,
442 .dt0ioctl = MT41J128MJT125_IOCTRL_VALUE,
443 .dt1ioctl = MT41J128MJT125_IOCTRL_VALUE,
444};
445
446const struct ctrl_ioregs ioregs_bonelt = {
447 .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
448 .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
449 .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
450 .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
451 .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
452};
453
454const struct ctrl_ioregs ioregs_evm15 = {
455 .cm0ioctl = MT41J512M8RH125_IOCTRL_VALUE,
456 .cm1ioctl = MT41J512M8RH125_IOCTRL_VALUE,
457 .cm2ioctl = MT41J512M8RH125_IOCTRL_VALUE,
458 .dt0ioctl = MT41J512M8RH125_IOCTRL_VALUE,
459 .dt1ioctl = MT41J512M8RH125_IOCTRL_VALUE,
460};
461
462const struct ctrl_ioregs ioregs = {
463 .cm0ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
464 .cm1ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
465 .cm2ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
466 .dt0ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
467 .dt1ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
468};
469
Heiko Schocher06604812013-07-30 10:48:54 +0530470void sdram_init(void)
471{
Nishanth Menon770e68c2016-02-24 12:30:55 -0600472 if (board_is_evm_sk()) {
Peter Korsgaarde3634262012-10-18 01:21:09 +0000473 /*
474 * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
475 * This is safe enough to do on older revs.
476 */
477 gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
478 gpio_direction_output(GPIO_DDR_VTT_EN, 1);
479 }
480
Lokesh Vutlad8ff4fd2016-05-16 11:47:24 +0530481 if (board_is_icev2()) {
482 gpio_request(ICE_GPIO_DDR_VTT_EN, "ddr_vtt_en");
483 gpio_direction_output(ICE_GPIO_DDR_VTT_EN, 1);
484 }
485
Nishanth Menon770e68c2016-02-24 12:30:55 -0600486 if (board_is_evm_sk())
Lokesh Vutla965de8b2013-12-10 15:02:21 +0530487 config_ddr(303, &ioregs_evmsk, &ddr3_data,
Matt Porter3ba65f92013-03-15 10:07:03 +0000488 &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
Nishanth Menon770e68c2016-02-24 12:30:55 -0600489 else if (board_is_bone_lt())
Lokesh Vutla965de8b2013-12-10 15:02:21 +0530490 config_ddr(400, &ioregs_bonelt,
Tom Rinic7ba18a2013-03-21 04:30:02 +0000491 &ddr3_beagleblack_data,
492 &ddr3_beagleblack_cmd_ctrl_data,
493 &ddr3_beagleblack_emif_reg_data, 0);
Nishanth Menon770e68c2016-02-24 12:30:55 -0600494 else if (board_is_evm_15_or_later())
Lokesh Vutla965de8b2013-12-10 15:02:21 +0530495 config_ddr(303, &ioregs_evm15, &ddr3_evm_data,
Matt Porter3ba65f92013-03-15 10:07:03 +0000496 &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data, 0);
Lokesh Vutlad8ff4fd2016-05-16 11:47:24 +0530497 else if (board_is_icev2())
498 config_ddr(400, &ioregs_evmsk, &ddr3_icev2_data,
499 &ddr3_icev2_cmd_ctrl_data, &ddr3_icev2_emif_reg_data,
500 0);
Jyri Sarha8c17cbd2016-12-09 12:29:13 +0200501 else if (board_is_gp_evm())
502 config_ddr(266, &ioregs, &ddr2_data,
503 &ddr2_cmd_ctrl_data, &ddr2_evm_emif_reg_data, 0);
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000504 else
Lokesh Vutla965de8b2013-12-10 15:02:21 +0530505 config_ddr(266, &ioregs, &ddr2_data,
Matt Porter3ba65f92013-03-15 10:07:03 +0000506 &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data, 0);
Peter Korsgaarde3634262012-10-18 01:21:09 +0000507}
Heiko Schocher06604812013-07-30 10:48:54 +0530508#endif
Peter Korsgaarde3634262012-10-18 01:21:09 +0000509
Roger Quadrose607ec92016-08-24 15:35:50 +0300510#if !defined(CONFIG_SPL_BUILD) || \
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530511 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
Roger Quadrose607ec92016-08-24 15:35:50 +0300512static void request_and_set_gpio(int gpio, char *name, int val)
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530513{
514 int ret;
515
516 ret = gpio_request(gpio, name);
517 if (ret < 0) {
518 printf("%s: Unable to request %s\n", __func__, name);
519 return;
520 }
521
522 ret = gpio_direction_output(gpio, 0);
523 if (ret < 0) {
524 printf("%s: Unable to set %s as output\n", __func__, name);
525 goto err_free_gpio;
526 }
527
Roger Quadrose607ec92016-08-24 15:35:50 +0300528 gpio_set_value(gpio, val);
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530529
530 return;
531
532err_free_gpio:
533 gpio_free(gpio);
534}
535
Roger Quadrose607ec92016-08-24 15:35:50 +0300536#define REQUEST_AND_SET_GPIO(N) request_and_set_gpio(N, #N, 1);
537#define REQUEST_AND_CLR_GPIO(N) request_and_set_gpio(N, #N, 0);
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530538
539/**
540 * RMII mode on ICEv2 board needs 50MHz clock. Given the clock
541 * synthesizer With a capacitor of 18pF, and 25MHz input clock cycle
542 * PLL1 gives an output of 100MHz. So, configuring the div2/3 as 2 to
543 * give 50MHz output for Eth0 and 1.
544 */
545static struct clk_synth cdce913_data = {
546 .id = 0x81,
547 .capacitor = 0x90,
548 .mux = 0x6d,
549 .pdiv2 = 0x2,
550 .pdiv3 = 0x2,
551};
552#endif
553
Peter Korsgaarde3634262012-10-18 01:21:09 +0000554/*
555 * Basic board specific setup. Pinmux has been handled already.
556 */
557int board_init(void)
558{
Tom Rini68439182013-10-01 12:32:04 -0400559#if defined(CONFIG_HW_WATCHDOG)
560 hw_watchdog_init();
561#endif
562
Tom Rini73feefd2013-08-09 11:22:13 -0400563 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
pekon gupta2c17e6d2013-11-18 19:03:02 +0530564#if defined(CONFIG_NOR) || defined(CONFIG_NAND)
Ilya Yanok98b5c262012-11-06 13:06:31 +0000565 gpmc_init();
Steve Kipiszcd8845d2013-07-18 15:13:03 -0400566#endif
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530567
Roger Quadrose607ec92016-08-24 15:35:50 +0300568#if !defined(CONFIG_SPL_BUILD) || \
569 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530570 if (board_is_icev2()) {
Roger Quadrose607ec92016-08-24 15:35:50 +0300571 int rv;
572 u32 reg;
573
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530574 REQUEST_AND_SET_GPIO(GPIO_PR1_MII_CTRL);
Roger Quadrose607ec92016-08-24 15:35:50 +0300575 /* Make J19 status available on GPIO1_26 */
576 REQUEST_AND_CLR_GPIO(GPIO_MUX_MII_CTRL);
577
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530578 REQUEST_AND_SET_GPIO(GPIO_FET_SWITCH_CTRL);
Roger Quadrose607ec92016-08-24 15:35:50 +0300579 /*
580 * Both ports can be set as RMII-CPSW or MII-PRU-ETH using
581 * jumpers near the port. Read the jumper value and set
582 * the pinmux, external mux and PHY clock accordingly.
583 * As jumper line is overridden by PHY RX_DV pin immediately
584 * after bootstrap (power-up/reset), we need to sample
585 * it during PHY reset using GPIO rising edge detection.
586 */
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530587 REQUEST_AND_SET_GPIO(GPIO_PHY_RESET);
Roger Quadrose607ec92016-08-24 15:35:50 +0300588 /* Enable rising edge IRQ on GPIO0_11 and GPIO 1_26 */
589 reg = readl(GPIO0_RISINGDETECT) | BIT(11);
590 writel(reg, GPIO0_RISINGDETECT);
591 reg = readl(GPIO1_RISINGDETECT) | BIT(26);
592 writel(reg, GPIO1_RISINGDETECT);
593 /* Reset PHYs to capture the Jumper setting */
594 gpio_set_value(GPIO_PHY_RESET, 0);
595 udelay(2); /* PHY datasheet states 1uS min. */
596 gpio_set_value(GPIO_PHY_RESET, 1);
597
598 reg = readl(GPIO0_IRQSTATUSRAW) & BIT(11);
599 if (reg) {
600 writel(reg, GPIO0_IRQSTATUS1); /* clear irq */
601 /* RMII mode */
602 printf("ETH0, CPSW\n");
603 } else {
604 /* MII mode */
605 printf("ETH0, PRU\n");
606 cdce913_data.pdiv3 = 4; /* 25MHz PHY clk */
607 }
608
609 reg = readl(GPIO1_IRQSTATUSRAW) & BIT(26);
610 if (reg) {
611 writel(reg, GPIO1_IRQSTATUS1); /* clear irq */
612 /* RMII mode */
613 printf("ETH1, CPSW\n");
614 gpio_set_value(GPIO_MUX_MII_CTRL, 1);
615 } else {
616 /* MII mode */
617 printf("ETH1, PRU\n");
618 cdce913_data.pdiv2 = 4; /* 25MHz PHY clk */
619 }
620
621 /* disable rising edge IRQs */
622 reg = readl(GPIO0_RISINGDETECT) & ~BIT(11);
623 writel(reg, GPIO0_RISINGDETECT);
624 reg = readl(GPIO1_RISINGDETECT) & ~BIT(26);
625 writel(reg, GPIO1_RISINGDETECT);
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530626
627 rv = setup_clock_synthesizer(&cdce913_data);
628 if (rv) {
629 printf("Clock synthesizer setup failed %d\n", rv);
630 return rv;
631 }
Roger Quadrose607ec92016-08-24 15:35:50 +0300632
633 /* reset PHYs */
634 gpio_set_value(GPIO_PHY_RESET, 0);
635 udelay(2); /* PHY datasheet states 1uS min. */
636 gpio_set_value(GPIO_PHY_RESET, 1);
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530637 }
638#endif
639
Peter Korsgaarde3634262012-10-18 01:21:09 +0000640 return 0;
641}
642
Tom Rini044fc142012-10-24 07:28:17 +0000643#ifdef CONFIG_BOARD_LATE_INIT
644int board_late_init(void)
645{
Roger Quadrosf411b5c2016-08-24 15:35:51 +0300646#if !defined(CONFIG_SPL_BUILD)
647 uint8_t mac_addr[6];
648 uint32_t mac_hi, mac_lo;
649#endif
650
Tom Rini044fc142012-10-24 07:28:17 +0000651#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
Nishanth Menon770e68c2016-02-24 12:30:55 -0600652 char *name = NULL;
Tom Riniace42752013-07-18 15:13:01 -0400653
robertcnelson@gmail.com40159492017-03-30 14:29:52 -0500654 if (board_is_bone_lt()) {
655 /* BeagleBoard.org BeagleBone Black Wireless: */
656 if (!strncmp(board_ti_get_rev(), "BWA", 3)) {
657 name = "BBBW";
658 }
robertcnelson@gmail.com2b79fba2017-03-30 14:29:53 -0500659 /* SeeedStudio BeagleBone Green Wireless */
660 if (!strncmp(board_ti_get_rev(), "GW1", 3)) {
661 name = "BBGW";
662 }
robertcnelson@gmail.com40159492017-03-30 14:29:52 -0500663 }
664
Nishanth Menon770e68c2016-02-24 12:30:55 -0600665 if (board_is_bbg1())
666 name = "BBG1";
667 set_board_info_env(name);
Lokesh Vutla5d4d4362016-11-29 11:58:03 +0530668
669 /*
670 * Default FIT boot on HS devices. Non FIT images are not allowed
671 * on HS devices.
672 */
673 if (get_device_type() == HS_DEVICE)
674 setenv("boot_fit", "1");
Tom Rini044fc142012-10-24 07:28:17 +0000675#endif
676
Roger Quadrosf411b5c2016-08-24 15:35:51 +0300677#if !defined(CONFIG_SPL_BUILD)
678 /* try reading mac address from efuse */
679 mac_lo = readl(&cdev->macid0l);
680 mac_hi = readl(&cdev->macid0h);
681 mac_addr[0] = mac_hi & 0xFF;
682 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
683 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
684 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
685 mac_addr[4] = mac_lo & 0xFF;
686 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
687
688 if (!getenv("ethaddr")) {
689 printf("<ethaddr> not set. Validating first E-fuse MAC\n");
690
691 if (is_valid_ethaddr(mac_addr))
692 eth_setenv_enetaddr("ethaddr", mac_addr);
693 }
694
695 mac_lo = readl(&cdev->macid1l);
696 mac_hi = readl(&cdev->macid1h);
697 mac_addr[0] = mac_hi & 0xFF;
698 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
699 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
700 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
701 mac_addr[4] = mac_lo & 0xFF;
702 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
703
704 if (!getenv("eth1addr")) {
705 if (is_valid_ethaddr(mac_addr))
706 eth_setenv_enetaddr("eth1addr", mac_addr);
707 }
708#endif
709
Tom Rini044fc142012-10-24 07:28:17 +0000710 return 0;
711}
712#endif
713
Mugunthan V Nbd83e3d2015-09-07 14:22:18 +0530714#ifndef CONFIG_DM_ETH
715
Ilya Yanokc0e66792013-02-05 11:36:26 +0000716#if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
717 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
Peter Korsgaarde3634262012-10-18 01:21:09 +0000718static void cpsw_control(int enabled)
719{
720 /* VTP can be added here */
721
722 return;
723}
724
725static struct cpsw_slave_data cpsw_slaves[] = {
726 {
727 .slave_reg_ofs = 0x208,
728 .sliver_reg_ofs = 0xd80,
Mugunthan V N9c653aa2014-02-18 07:31:52 -0500729 .phy_addr = 0,
Peter Korsgaarde3634262012-10-18 01:21:09 +0000730 },
731 {
732 .slave_reg_ofs = 0x308,
733 .sliver_reg_ofs = 0xdc0,
Mugunthan V N9c653aa2014-02-18 07:31:52 -0500734 .phy_addr = 1,
Peter Korsgaarde3634262012-10-18 01:21:09 +0000735 },
736};
737
738static struct cpsw_platform_data cpsw_data = {
Matt Porter81df2ba2013-03-15 10:07:02 +0000739 .mdio_base = CPSW_MDIO_BASE,
740 .cpsw_base = CPSW_BASE,
Peter Korsgaarde3634262012-10-18 01:21:09 +0000741 .mdio_div = 0xff,
742 .channels = 8,
743 .cpdma_reg_ofs = 0x800,
744 .slaves = 1,
745 .slave_data = cpsw_slaves,
746 .ale_reg_ofs = 0xd00,
747 .ale_entries = 1024,
748 .host_port_reg_ofs = 0x108,
749 .hw_stats_reg_ofs = 0x900,
Mugunthan V N2bf36ac2013-07-08 16:04:37 +0530750 .bd_ram_ofs = 0x2000,
Peter Korsgaarde3634262012-10-18 01:21:09 +0000751 .mac_control = (1 << 5),
752 .control = cpsw_control,
753 .host_port_num = 0,
754 .version = CPSW_CTRL_VERSION_2,
755};
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000756#endif
Peter Korsgaarde3634262012-10-18 01:21:09 +0000757
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530758#if ((defined(CONFIG_SPL_ETH_SUPPORT) || defined(CONFIG_SPL_USBETH_SUPPORT)) &&\
759 defined(CONFIG_SPL_BUILD)) || \
760 ((defined(CONFIG_DRIVER_TI_CPSW) || \
761 defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET)) && \
762 !defined(CONFIG_SPL_BUILD))
763
Tom Rini68996b82014-03-26 15:53:12 -0400764/*
765 * This function will:
766 * Read the eFuse for MAC addresses, and set ethaddr/eth1addr/usbnet_devaddr
767 * in the environment
768 * Perform fixups to the PHY present on certain boards. We only need this
769 * function in:
770 * - SPL with either CPSW or USB ethernet support
771 * - Full U-Boot, with either CPSW or USB ethernet
772 * Build in only these cases to avoid warnings about unused variables
773 * when we build an SPL that has neither option but full U-Boot will.
774 */
Peter Korsgaarde3634262012-10-18 01:21:09 +0000775int board_eth_init(bd_t *bis)
776{
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000777 int rv, n = 0;
Roger Quadrosf411b5c2016-08-24 15:35:51 +0300778#if defined(CONFIG_USB_ETHER) && \
779 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT))
Peter Korsgaarde3634262012-10-18 01:21:09 +0000780 uint8_t mac_addr[6];
781 uint32_t mac_hi, mac_lo;
782
Roger Quadrosf411b5c2016-08-24 15:35:51 +0300783 /*
784 * use efuse mac address for USB ethernet as we know that
785 * both CPSW and USB ethernet will never be active at the same time
786 */
Ilya Yanokc0e66792013-02-05 11:36:26 +0000787 mac_lo = readl(&cdev->macid0l);
788 mac_hi = readl(&cdev->macid0h);
789 mac_addr[0] = mac_hi & 0xFF;
790 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
791 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
792 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
793 mac_addr[4] = mac_lo & 0xFF;
794 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
Roger Quadrosf411b5c2016-08-24 15:35:51 +0300795#endif
796
Ilya Yanokc0e66792013-02-05 11:36:26 +0000797
798#if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
799 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
Peter Korsgaarde3634262012-10-18 01:21:09 +0000800
Joel A Fernandesa662e0c2013-05-07 05:52:55 +0000801#ifdef CONFIG_DRIVER_TI_CPSW
Nishanth Menon770e68c2016-02-24 12:30:55 -0600802 if (board_is_bone() || board_is_bone_lt() ||
803 board_is_idk()) {
Peter Korsgaarde3634262012-10-18 01:21:09 +0000804 writel(MII_MODE_ENABLE, &cdev->miisel);
805 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
806 PHY_INTERFACE_MODE_MII;
Lokesh Vutla97f3a172016-05-16 11:47:26 +0530807 } else if (board_is_icev2()) {
808 writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
809 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
810 cpsw_slaves[1].phy_if = PHY_INTERFACE_MODE_RMII;
811 cpsw_slaves[0].phy_addr = 1;
812 cpsw_slaves[1].phy_addr = 3;
Peter Korsgaarde3634262012-10-18 01:21:09 +0000813 } else {
Heiko Schocherdafd4db2013-08-19 16:38:56 +0200814 writel((RGMII_MODE_ENABLE | RGMII_INT_DELAY), &cdev->miisel);
Peter Korsgaarde3634262012-10-18 01:21:09 +0000815 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
816 PHY_INTERFACE_MODE_RGMII;
817 }
818
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000819 rv = cpsw_register(&cpsw_data);
820 if (rv < 0)
821 printf("Error %d registering CPSW switch\n", rv);
822 else
823 n += rv;
Joel A Fernandesa662e0c2013-05-07 05:52:55 +0000824#endif
Tom Rini1634e962013-02-12 14:59:23 -0500825
826 /*
827 *
828 * CPSW RGMII Internal Delay Mode is not supported in all PVT
829 * operating points. So we must set the TX clock delay feature
830 * in the AR8051 PHY. Since we only support a single ethernet
831 * device in U-Boot, we only do this for the first instance.
832 */
833#define AR8051_PHY_DEBUG_ADDR_REG 0x1d
834#define AR8051_PHY_DEBUG_DATA_REG 0x1e
835#define AR8051_DEBUG_RGMII_CLK_DLY_REG 0x5
836#define AR8051_RGMII_TX_CLK_DLY 0x100
837
Nishanth Menon770e68c2016-02-24 12:30:55 -0600838 if (board_is_evm_sk() || board_is_gp_evm()) {
Tom Rini1634e962013-02-12 14:59:23 -0500839 const char *devname;
840 devname = miiphy_get_current_dev();
841
842 miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_ADDR_REG,
843 AR8051_DEBUG_RGMII_CLK_DLY_REG);
844 miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_DATA_REG,
845 AR8051_RGMII_TX_CLK_DLY);
846 }
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000847#endif
Ilya Yanokc0e66792013-02-05 11:36:26 +0000848#if defined(CONFIG_USB_ETHER) && \
849 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT))
Joe Hershberger0adb5b72015-04-08 01:41:04 -0500850 if (is_valid_ethaddr(mac_addr))
Ilya Yanokc0e66792013-02-05 11:36:26 +0000851 eth_setenv_enetaddr("usbnet_devaddr", mac_addr);
852
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000853 rv = usb_eth_initialize(bis);
854 if (rv < 0)
855 printf("Error %d registering USB_ETHER\n", rv);
856 else
857 n += rv;
858#endif
859 return n;
Peter Korsgaarde3634262012-10-18 01:21:09 +0000860}
861#endif
Mugunthan V Nbd83e3d2015-09-07 14:22:18 +0530862
863#endif /* CONFIG_DM_ETH */
Lokesh Vutla505ea6e2016-05-16 11:24:24 +0530864
865#ifdef CONFIG_SPL_LOAD_FIT
866int board_fit_config_name_match(const char *name)
867{
868 if (board_is_gp_evm() && !strcmp(name, "am335x-evm"))
869 return 0;
870 else if (board_is_bone() && !strcmp(name, "am335x-bone"))
871 return 0;
872 else if (board_is_bone_lt() && !strcmp(name, "am335x-boneblack"))
873 return 0;
Lokesh Vutla3819ea72016-05-16 11:24:28 +0530874 else if (board_is_evm_sk() && !strcmp(name, "am335x-evmsk"))
875 return 0;
Lokesh Vutlada9d9592016-05-16 11:24:29 +0530876 else if (board_is_bbg1() && !strcmp(name, "am335x-bonegreen"))
877 return 0;
Lokesh Vutla73ec6962016-05-16 11:47:28 +0530878 else if (board_is_icev2() && !strcmp(name, "am335x-icev2"))
879 return 0;
Lokesh Vutla505ea6e2016-05-16 11:24:24 +0530880 else
881 return -1;
882}
883#endif
Andrew F. Davisb0a4eea2016-08-30 14:06:24 -0500884
885#ifdef CONFIG_TI_SECURE_DEVICE
886void board_fit_image_post_process(void **p_image, size_t *p_size)
887{
888 secure_boot_verify_image(p_image, p_size);
889}
890#endif