blob: 9bab0fce4e5fe0533cc1118d0907f71f124bf4ae [file] [log] [blame]
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08001/*
Kumar Gala4c2e3da2009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08003 * Author: Jason Jin<Jason.jin@freescale.com>
4 * Zhang Wei<wei.zhang@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08007 *
8 * with the reference on libata and ahci drvier in kernel
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08009 */
10#include <common.h>
11
Jin Zhengxiong4782ac82006-08-23 19:10:44 +080012#include <command.h>
13#include <pci.h>
14#include <asm/processor.h>
15#include <asm/errno.h>
16#include <asm/io.h>
17#include <malloc.h>
18#include <scsi.h>
Rob Herring344ca0b2013-08-24 10:10:54 -050019#include <libata.h>
Jin Zhengxiong4782ac82006-08-23 19:10:44 +080020#include <linux/ctype.h>
21#include <ahci.h>
22
Marc Jones766b16f2012-10-29 05:24:02 +000023static int ata_io_flush(u8 port);
24
Jin Zhengxiong4782ac82006-08-23 19:10:44 +080025struct ahci_probe_ent *probe_ent = NULL;
Rob Herring344ca0b2013-08-24 10:10:54 -050026u16 *ataid[AHCI_MAX_PORTS];
Jin Zhengxiong4782ac82006-08-23 19:10:44 +080027
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -050028#define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0)
29
Vadim Bendebury284231e2012-10-29 05:23:44 +000030/*
Hung-Te Linb7a21b72012-10-29 05:23:53 +000031 * Some controllers limit number of blocks they can read/write at once.
32 * Contemporary SSD devices work much faster if the read/write size is aligned
33 * to a power of 2. Let's set default to 128 and allowing to be overwritten if
34 * needed.
Vadim Bendebury284231e2012-10-29 05:23:44 +000035 */
Hung-Te Linb7a21b72012-10-29 05:23:53 +000036#ifndef MAX_SATA_BLOCKS_READ_WRITE
37#define MAX_SATA_BLOCKS_READ_WRITE 0x80
Vadim Bendebury284231e2012-10-29 05:23:44 +000038#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +080039
Walter Murphy57847662012-10-29 05:24:00 +000040/* Maximum timeouts for each event */
Rob Herring7610b412013-08-24 10:10:53 -050041#define WAIT_MS_SPINUP 20000
Mark Langsdorff8b009e2015-06-05 00:58:46 +010042#define WAIT_MS_DATAIO 10000
Marc Jones766b16f2012-10-29 05:24:02 +000043#define WAIT_MS_FLUSH 5000
Ian Campbelle0ddcf92014-07-18 20:38:39 +010044#define WAIT_MS_LINKUP 200
Walter Murphy57847662012-10-29 05:24:00 +000045
Jin Zhengxiong4782ac82006-08-23 19:10:44 +080046static inline u32 ahci_port_base(u32 base, u32 port)
47{
48 return base + 0x100 + (port * 0x80);
49}
50
51
52static void ahci_setup_port(struct ahci_ioports *port, unsigned long base,
53 unsigned int port_idx)
54{
55 base = ahci_port_base(base, port_idx);
56
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -050057 port->cmd_addr = base;
58 port->scr_addr = base + PORT_SCR;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +080059}
60
61
62#define msleep(a) udelay(a * 1000)
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -050063
Taylor Hutt90b276f2012-10-29 05:23:59 +000064static void ahci_dcache_flush_range(unsigned begin, unsigned len)
65{
66 const unsigned long start = begin;
67 const unsigned long end = start + len;
68
69 debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end);
70 flush_dcache_range(start, end);
71}
72
73/*
74 * SATA controller DMAs to physical RAM. Ensure data from the
75 * controller is invalidated from dcache; next access comes from
76 * physical RAM.
77 */
78static void ahci_dcache_invalidate_range(unsigned begin, unsigned len)
79{
80 const unsigned long start = begin;
81 const unsigned long end = start + len;
82
83 debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end);
84 invalidate_dcache_range(start, end);
85}
86
87/*
88 * Ensure data for SATA controller is flushed out of dcache and
89 * written to physical memory.
90 */
91static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp)
92{
93 ahci_dcache_flush_range((unsigned long)pp->cmd_slot,
94 AHCI_PORT_PRIV_DMA_SZ);
95}
96
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -050097static int waiting_for_cmd_completed(volatile u8 *offset,
98 int timeout_msec,
99 u32 sign)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800100{
101 int i;
102 u32 status;
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500103
104 for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800105 msleep(1);
106
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500107 return (i < timeout_msec) ? 0 : -1;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800108}
109
Rob Herring124e9fa2013-08-24 10:10:51 -0500110int __weak ahci_link_up(struct ahci_probe_ent *probe_ent, u8 port)
111{
112 u32 tmp;
113 int j = 0;
114 u8 *port_mmio = (u8 *)probe_ent->port[port].port_mmio;
115
Wolfgang Denk3765b3e2013-10-07 13:07:26 +0200116 /*
Rob Herring124e9fa2013-08-24 10:10:51 -0500117 * Bring up SATA link.
118 * SATA link bringup time is usually less than 1 ms; only very
119 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
120 */
121 while (j < WAIT_MS_LINKUP) {
122 tmp = readl(port_mmio + PORT_SCR_STAT);
123 tmp &= PORT_SCR_STAT_DET_MASK;
124 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
125 return 0;
126 udelay(1000);
127 j++;
128 }
129 return 1;
130}
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800131
Ian Campbella6e50a82014-07-18 20:38:41 +0100132#ifdef CONFIG_SUNXI_AHCI
133/* The sunxi AHCI controller requires this undocumented setup */
134static void sunxi_dma_init(volatile u8 *port_mmio)
135{
136 clrsetbits_le32(port_mmio + PORT_P0DMACR, 0x0000ff00, 0x00004400);
137}
138#endif
139
Scott Wood9efaca32015-04-17 09:19:01 -0500140int ahci_reset(void __iomem *base)
Dmitry Lifshitz6b688882014-12-15 16:02:55 +0200141{
142 int i = 1000;
Scott Wood9efaca32015-04-17 09:19:01 -0500143 u32 __iomem *host_ctl_reg = base + HOST_CTL;
Dmitry Lifshitz6b688882014-12-15 16:02:55 +0200144 u32 tmp = readl(host_ctl_reg); /* global controller reset */
145
146 if ((tmp & HOST_RESET) == 0)
147 writel_with_flush(tmp | HOST_RESET, host_ctl_reg);
148
149 /*
150 * reset must complete within 1 second, or
151 * the hardware should be considered fried.
152 */
153 do {
154 udelay(1000);
155 tmp = readl(host_ctl_reg);
156 i--;
157 } while ((i > 0) && (tmp & HOST_RESET));
158
159 if (i == 0) {
160 printf("controller reset failed (0x%x)\n", tmp);
161 return -1;
162 }
163
164 return 0;
165}
166
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800167static int ahci_host_init(struct ahci_probe_ent *probe_ent)
168{
Rob Herring942e3142011-07-06 16:13:36 +0000169#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800170 pci_dev_t pdev = probe_ent->dev;
Rob Herring942e3142011-07-06 16:13:36 +0000171 u16 tmp16;
172 unsigned short vendor;
173#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800174 volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
Marc Jones2a0c61d2012-10-29 05:24:01 +0000175 u32 tmp, cap_save, cmd;
Rob Herring124e9fa2013-08-24 10:10:51 -0500176 int i, j, ret;
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500177 volatile u8 *port_mmio;
Richard Gibbs2915a022013-08-24 10:10:47 -0500178 u32 port_map;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800179
Vadim Bendebury284231e2012-10-29 05:23:44 +0000180 debug("ahci_host_init: start\n");
181
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800182 cap_save = readl(mmio + HOST_CAP);
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500183 cap_save &= ((1 << 28) | (1 << 17));
Marc Jones2a0c61d2012-10-29 05:24:01 +0000184 cap_save |= (1 << 27); /* Staggered Spin-up. Not needed. */
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800185
Dmitry Lifshitz6b688882014-12-15 16:02:55 +0200186 ret = ahci_reset(probe_ent->mmio_base);
187 if (ret)
188 return ret;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800189
190 writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
191 writel(cap_save, mmio + HOST_CAP);
192 writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
193
Rob Herring942e3142011-07-06 16:13:36 +0000194#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800195 pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
196
197 if (vendor == PCI_VENDOR_ID_INTEL) {
198 u16 tmp16;
199 pci_read_config_word(pdev, 0x92, &tmp16);
200 tmp16 |= 0xf;
201 pci_write_config_word(pdev, 0x92, tmp16);
202 }
Rob Herring942e3142011-07-06 16:13:36 +0000203#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800204 probe_ent->cap = readl(mmio + HOST_CAP);
205 probe_ent->port_map = readl(mmio + HOST_PORTS_IMPL);
Richard Gibbs2915a022013-08-24 10:10:47 -0500206 port_map = probe_ent->port_map;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800207 probe_ent->n_ports = (probe_ent->cap & 0x1f) + 1;
208
209 debug("cap 0x%x port_map 0x%x n_ports %d\n",
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500210 probe_ent->cap, probe_ent->port_map, probe_ent->n_ports);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800211
Vadim Bendebury284231e2012-10-29 05:23:44 +0000212 if (probe_ent->n_ports > CONFIG_SYS_SCSI_MAX_SCSI_ID)
213 probe_ent->n_ports = CONFIG_SYS_SCSI_MAX_SCSI_ID;
214
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800215 for (i = 0; i < probe_ent->n_ports; i++) {
Richard Gibbs2915a022013-08-24 10:10:47 -0500216 if (!(port_map & (1 << i)))
217 continue;
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500218 probe_ent->port[i].port_mmio = ahci_port_base((u32) mmio, i);
219 port_mmio = (u8 *) probe_ent->port[i].port_mmio;
220 ahci_setup_port(&probe_ent->port[i], (unsigned long)mmio, i);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800221
222 /* make sure port is not active */
223 tmp = readl(port_mmio + PORT_CMD);
224 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
225 PORT_CMD_FIS_RX | PORT_CMD_START)) {
Stefan Reinauer7ba79172012-10-29 05:23:50 +0000226 debug("Port %d is active. Deactivating.\n", i);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800227 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
228 PORT_CMD_FIS_RX | PORT_CMD_START);
229 writel_with_flush(tmp, port_mmio + PORT_CMD);
230
231 /* spec says 500 msecs for each bit, so
232 * this is slightly incorrect.
233 */
234 msleep(500);
235 }
236
Ian Campbella6e50a82014-07-18 20:38:41 +0100237#ifdef CONFIG_SUNXI_AHCI
238 sunxi_dma_init(port_mmio);
239#endif
240
Marc Jones2a0c61d2012-10-29 05:24:01 +0000241 /* Add the spinup command to whatever mode bits may
242 * already be on in the command register.
243 */
244 cmd = readl(port_mmio + PORT_CMD);
Marc Jones2a0c61d2012-10-29 05:24:01 +0000245 cmd |= PORT_CMD_SPIN_UP;
246 writel_with_flush(cmd, port_mmio + PORT_CMD);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800247
Rob Herring124e9fa2013-08-24 10:10:51 -0500248 /* Bring up SATA link. */
249 ret = ahci_link_up(probe_ent, i);
250 if (ret) {
Marc Jones2a0c61d2012-10-29 05:24:01 +0000251 printf("SATA link %d timeout.\n", i);
252 continue;
253 } else {
254 debug("SATA link ok.\n");
255 }
256
257 /* Clear error status */
258 tmp = readl(port_mmio + PORT_SCR_ERR);
259 if (tmp)
260 writel(tmp, port_mmio + PORT_SCR_ERR);
261
262 debug("Spinning up device on SATA port %d... ", i);
263
264 j = 0;
265 while (j < WAIT_MS_SPINUP) {
266 tmp = readl(port_mmio + PORT_TFDATA);
Rob Herring344ca0b2013-08-24 10:10:54 -0500267 if (!(tmp & (ATA_BUSY | ATA_DRQ)))
Marc Jones2a0c61d2012-10-29 05:24:01 +0000268 break;
269 udelay(1000);
Rob Herring17821082013-08-24 10:10:52 -0500270 tmp = readl(port_mmio + PORT_SCR_STAT);
271 tmp &= PORT_SCR_STAT_DET_MASK;
272 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
273 break;
Marc Jones2a0c61d2012-10-29 05:24:01 +0000274 j++;
275 }
Rob Herring17821082013-08-24 10:10:52 -0500276
277 tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK;
278 if (tmp == PORT_SCR_STAT_DET_COMINIT) {
279 debug("SATA link %d down (COMINIT received), retrying...\n", i);
280 i--;
281 continue;
282 }
283
Marc Jones2a0c61d2012-10-29 05:24:01 +0000284 printf("Target spinup took %d ms.\n", j);
285 if (j == WAIT_MS_SPINUP)
Stefan Reinauer9a65b872012-10-29 05:23:49 +0000286 debug("timeout.\n");
287 else
288 debug("ok.\n");
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800289
290 tmp = readl(port_mmio + PORT_SCR_ERR);
291 debug("PORT_SCR_ERR 0x%x\n", tmp);
292 writel(tmp, port_mmio + PORT_SCR_ERR);
293
294 /* ack any pending irq events for this port */
295 tmp = readl(port_mmio + PORT_IRQ_STAT);
296 debug("PORT_IRQ_STAT 0x%x\n", tmp);
297 if (tmp)
298 writel(tmp, port_mmio + PORT_IRQ_STAT);
299
300 writel(1 << i, mmio + HOST_IRQ_STAT);
301
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000302 /* register linkup ports */
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800303 tmp = readl(port_mmio + PORT_SCR_STAT);
Marc Jones766b16f2012-10-29 05:24:02 +0000304 debug("SATA port %d status: 0x%x\n", i, tmp);
Rob Herring2bdb10d2013-08-24 10:10:50 -0500305 if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY)
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500306 probe_ent->link_port_map |= (0x01 << i);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800307 }
308
309 tmp = readl(mmio + HOST_CTL);
310 debug("HOST_CTL 0x%x\n", tmp);
311 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
312 tmp = readl(mmio + HOST_CTL);
313 debug("HOST_CTL 0x%x\n", tmp);
Rob Herring942e3142011-07-06 16:13:36 +0000314#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800315 pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
316 tmp |= PCI_COMMAND_MASTER;
317 pci_write_config_word(pdev, PCI_COMMAND, tmp16);
Rob Herring942e3142011-07-06 16:13:36 +0000318#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800319 return 0;
320}
321
322
323static void ahci_print_info(struct ahci_probe_ent *probe_ent)
324{
Rob Herring942e3142011-07-06 16:13:36 +0000325#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800326 pci_dev_t pdev = probe_ent->dev;
Rob Herring942e3142011-07-06 16:13:36 +0000327 u16 cc;
328#endif
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500329 volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000330 u32 vers, cap, cap2, impl, speed;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800331 const char *speed_s;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800332 const char *scc_s;
333
334 vers = readl(mmio + HOST_VERSION);
335 cap = probe_ent->cap;
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000336 cap2 = readl(mmio + HOST_CAP2);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800337 impl = probe_ent->port_map;
338
339 speed = (cap >> 20) & 0xf;
340 if (speed == 1)
341 speed_s = "1.5";
342 else if (speed == 2)
343 speed_s = "3";
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000344 else if (speed == 3)
345 speed_s = "6";
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800346 else
347 speed_s = "?";
348
Rob Herring942e3142011-07-06 16:13:36 +0000349#ifdef CONFIG_SCSI_AHCI_PLAT
350 scc_s = "SATA";
351#else
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800352 pci_read_config_word(pdev, 0x0a, &cc);
353 if (cc == 0x0101)
354 scc_s = "IDE";
355 else if (cc == 0x0106)
356 scc_s = "SATA";
357 else if (cc == 0x0104)
358 scc_s = "RAID";
359 else
360 scc_s = "unknown";
Rob Herring942e3142011-07-06 16:13:36 +0000361#endif
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500362 printf("AHCI %02x%02x.%02x%02x "
363 "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
364 (vers >> 24) & 0xff,
365 (vers >> 16) & 0xff,
366 (vers >> 8) & 0xff,
367 vers & 0xff,
368 ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800369
370 printf("flags: "
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000371 "%s%s%s%s%s%s%s"
372 "%s%s%s%s%s%s%s"
373 "%s%s%s%s%s%s\n",
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500374 cap & (1 << 31) ? "64bit " : "",
375 cap & (1 << 30) ? "ncq " : "",
376 cap & (1 << 28) ? "ilck " : "",
377 cap & (1 << 27) ? "stag " : "",
378 cap & (1 << 26) ? "pm " : "",
379 cap & (1 << 25) ? "led " : "",
380 cap & (1 << 24) ? "clo " : "",
381 cap & (1 << 19) ? "nz " : "",
382 cap & (1 << 18) ? "only " : "",
383 cap & (1 << 17) ? "pmp " : "",
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000384 cap & (1 << 16) ? "fbss " : "",
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500385 cap & (1 << 15) ? "pio " : "",
386 cap & (1 << 14) ? "slum " : "",
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000387 cap & (1 << 13) ? "part " : "",
388 cap & (1 << 7) ? "ccc " : "",
389 cap & (1 << 6) ? "ems " : "",
390 cap & (1 << 5) ? "sxs " : "",
391 cap2 & (1 << 2) ? "apst " : "",
392 cap2 & (1 << 1) ? "nvmp " : "",
393 cap2 & (1 << 0) ? "boh " : "");
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800394}
395
Rob Herring942e3142011-07-06 16:13:36 +0000396#ifndef CONFIG_SCSI_AHCI_PLAT
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500397static int ahci_init_one(pci_dev_t pdev)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800398{
Ed Swarthout63cec582007-08-02 14:09:49 -0500399 u16 vendor;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800400 int rc;
401
Ed Swarthout594e7982007-08-14 14:06:45 -0500402 probe_ent = malloc(sizeof(struct ahci_probe_ent));
Roger Quadrosd73763a2013-11-11 16:56:37 +0200403 if (!probe_ent) {
404 printf("%s: No memory for probe_ent\n", __func__);
405 return -ENOMEM;
406 }
407
Ed Swarthout594e7982007-08-14 14:06:45 -0500408 memset(probe_ent, 0, sizeof(struct ahci_probe_ent));
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800409 probe_ent->dev = pdev;
410
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500411 probe_ent->host_flags = ATA_FLAG_SATA
412 | ATA_FLAG_NO_LEGACY
413 | ATA_FLAG_MMIO
414 | ATA_FLAG_PIO_DMA
415 | ATA_FLAG_NO_ATAPI;
416 probe_ent->pio_mask = 0x1f;
417 probe_ent->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800418
Scott Wood9efaca32015-04-17 09:19:01 -0500419 probe_ent->mmio_base = pci_map_bar(pdev, PCI_BASE_ADDRESS_5,
420 PCI_REGION_MEM);
421 debug("ahci mmio_base=0x%p\n", probe_ent->mmio_base);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800422
423 /* Take from kernel:
424 * JMicron-specific fixup:
425 * make sure we're in AHCI mode
426 */
427 pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500428 if (vendor == 0x197b)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800429 pci_write_config_byte(pdev, 0x41, 0xa1);
430
431 /* initialize adapter */
432 rc = ahci_host_init(probe_ent);
433 if (rc)
434 goto err_out;
435
436 ahci_print_info(probe_ent);
437
438 return 0;
439
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500440 err_out:
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800441 return rc;
442}
Rob Herring942e3142011-07-06 16:13:36 +0000443#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800444
445#define MAX_DATA_BYTE_COUNT (4*1024*1024)
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500446
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800447static int ahci_fill_sg(u8 port, unsigned char *buf, int buf_len)
448{
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800449 struct ahci_ioports *pp = &(probe_ent->port[port]);
450 struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
451 u32 sg_count;
452 int i;
453
454 sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500455 if (sg_count > AHCI_MAX_SG) {
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800456 printf("Error:Too much sg!\n");
457 return -1;
458 }
459
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500460 for (i = 0; i < sg_count; i++) {
461 ahci_sg->addr =
462 cpu_to_le32((u32) buf + i * MAX_DATA_BYTE_COUNT);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800463 ahci_sg->addr_hi = 0;
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500464 ahci_sg->flags_size = cpu_to_le32(0x3fffff &
465 (buf_len < MAX_DATA_BYTE_COUNT
466 ? (buf_len - 1)
467 : (MAX_DATA_BYTE_COUNT - 1)));
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800468 ahci_sg++;
469 buf_len -= MAX_DATA_BYTE_COUNT;
470 }
471
472 return sg_count;
473}
474
475
476static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
477{
478 pp->cmd_slot->opts = cpu_to_le32(opts);
479 pp->cmd_slot->status = 0;
480 pp->cmd_slot->tbl_addr = cpu_to_le32(pp->cmd_tbl & 0xffffffff);
481 pp->cmd_slot->tbl_addr_hi = 0;
482}
483
484
Gabe Blacke81058c2012-10-29 05:23:52 +0000485#ifdef CONFIG_AHCI_SETFEATURES_XFER
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800486static void ahci_set_feature(u8 port)
487{
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800488 struct ahci_ioports *pp = &(probe_ent->port[port]);
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500489 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
490 u32 cmd_fis_len = 5; /* five dwords */
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800491 u8 fis[20];
492
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000493 /* set feature */
Taylor Huttc8731112012-10-29 05:23:55 +0000494 memset(fis, 0, sizeof(fis));
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800495 fis[0] = 0x27;
496 fis[1] = 1 << 7;
Rob Herring344ca0b2013-08-24 10:10:54 -0500497 fis[2] = ATA_CMD_SET_FEATURES;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800498 fis[3] = SETFEATURES_XFER;
499 fis[12] = __ilog2(probe_ent->udma_mask + 1) + 0x40 - 0x01;
500
Taylor Huttc8731112012-10-29 05:23:55 +0000501 memcpy((unsigned char *)pp->cmd_tbl, fis, sizeof(fis));
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800502 ahci_fill_cmd_slot(pp, cmd_fis_len);
Taylor Hutt90b276f2012-10-29 05:23:59 +0000503 ahci_dcache_flush_sata_cmd(pp);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800504 writel(1, port_mmio + PORT_CMD_ISSUE);
505 readl(port_mmio + PORT_CMD_ISSUE);
506
Walter Murphy57847662012-10-29 05:24:00 +0000507 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
508 WAIT_MS_DATAIO, 0x1)) {
Stefan Reinauer4e422bc2012-10-29 05:23:51 +0000509 printf("set feature error on port %d!\n", port);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800510 }
511}
Gabe Blacke81058c2012-10-29 05:23:52 +0000512#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800513
Bin Meng4df2b482014-12-31 17:18:39 +0800514static int wait_spinup(volatile u8 *port_mmio)
515{
516 ulong start;
517 u32 tf_data;
518
519 start = get_timer(0);
520 do {
521 tf_data = readl(port_mmio + PORT_TFDATA);
522 if (!(tf_data & ATA_BUSY))
523 return 0;
524 } while (get_timer(start) < WAIT_MS_SPINUP);
525
526 return -ETIMEDOUT;
527}
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800528
529static int ahci_port_start(u8 port)
530{
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800531 struct ahci_ioports *pp = &(probe_ent->port[port]);
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500532 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800533 u32 port_status;
534 u32 mem;
535
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500536 debug("Enter start port: %d\n", port);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800537 port_status = readl(port_mmio + PORT_SCR_STAT);
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500538 debug("Port %d status: %x\n", port, port_status);
539 if ((port_status & 0xf) != 0x03) {
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800540 printf("No Link on this port!\n");
541 return -1;
542 }
543
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500544 mem = (u32) malloc(AHCI_PORT_PRIV_DMA_SZ + 2048);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800545 if (!mem) {
546 free(pp);
Roger Quadrosd73763a2013-11-11 16:56:37 +0200547 printf("%s: No mem for table!\n", __func__);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800548 return -ENOMEM;
549 }
550
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500551 mem = (mem + 0x800) & (~0x7ff); /* Aligned to 2048-bytes */
552 memset((u8 *) mem, 0, AHCI_PORT_PRIV_DMA_SZ);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800553
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800554 /*
555 * First item in chunk of DMA memory: 32-slot command table,
556 * 32 bytes each in size
557 */
Taylor Hutt64738e82012-10-29 05:23:58 +0000558 pp->cmd_slot =
559 (struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem);
Vadim Bendebury284231e2012-10-29 05:23:44 +0000560 debug("cmd_slot = 0x%x\n", (unsigned)pp->cmd_slot);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800561 mem += (AHCI_CMD_SLOT_SZ + 224);
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500562
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800563 /*
564 * Second item: Received-FIS area
565 */
Taylor Hutt64738e82012-10-29 05:23:58 +0000566 pp->rx_fis = virt_to_phys((void *)mem);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800567 mem += AHCI_RX_FIS_SZ;
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500568
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800569 /*
570 * Third item: data area for storing a single command
571 * and its scatter-gather table
572 */
Taylor Hutt64738e82012-10-29 05:23:58 +0000573 pp->cmd_tbl = virt_to_phys((void *)mem);
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500574 debug("cmd_tbl_dma = 0x%x\n", pp->cmd_tbl);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800575
576 mem += AHCI_CMD_TBL_HDR;
Taylor Hutt64738e82012-10-29 05:23:58 +0000577 pp->cmd_tbl_sg =
578 (struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800579
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500580 writel_with_flush((u32) pp->cmd_slot, port_mmio + PORT_LST_ADDR);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800581
582 writel_with_flush(pp->rx_fis, port_mmio + PORT_FIS_ADDR);
583
Ian Campbella6e50a82014-07-18 20:38:41 +0100584#ifdef CONFIG_SUNXI_AHCI
585 sunxi_dma_init(port_mmio);
586#endif
587
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800588 writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500589 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
590 PORT_CMD_START, port_mmio + PORT_CMD);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800591
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500592 debug("Exit start port %d\n", port);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800593
Bin Meng4df2b482014-12-31 17:18:39 +0800594 /*
595 * Make sure interface is not busy based on error and status
596 * information from task file data register before proceeding
597 */
598 return wait_spinup(port_mmio);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800599}
600
601
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000602static int ahci_device_data_io(u8 port, u8 *fis, int fis_len, u8 *buf,
603 int buf_len, u8 is_write)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800604{
605
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500606 struct ahci_ioports *pp = &(probe_ent->port[port]);
607 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800608 u32 opts;
609 u32 port_status;
610 int sg_count;
611
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000612 debug("Enter %s: for port %d\n", __func__, port);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800613
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500614 if (port > probe_ent->n_ports) {
Taylor Hutt5a2b77f2012-10-29 05:23:56 +0000615 printf("Invalid port number %d\n", port);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800616 return -1;
617 }
618
619 port_status = readl(port_mmio + PORT_SCR_STAT);
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500620 if ((port_status & 0xf) != 0x03) {
621 debug("No Link on port %d!\n", port);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800622 return -1;
623 }
624
625 memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
626
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500627 sg_count = ahci_fill_sg(port, buf, buf_len);
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000628 opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800629 ahci_fill_cmd_slot(pp, opts);
630
Taylor Hutt90b276f2012-10-29 05:23:59 +0000631 ahci_dcache_flush_sata_cmd(pp);
632 ahci_dcache_flush_range((unsigned)buf, (unsigned)buf_len);
633
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800634 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
635
Walter Murphy57847662012-10-29 05:24:00 +0000636 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
637 WAIT_MS_DATAIO, 0x1)) {
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800638 printf("timeout exit!\n");
639 return -1;
640 }
Taylor Hutt90b276f2012-10-29 05:23:59 +0000641
642 ahci_dcache_invalidate_range((unsigned)buf, (unsigned)buf_len);
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000643 debug("%s: %d byte transferred.\n", __func__, pp->cmd_slot->status);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800644
645 return 0;
646}
647
648
649static char *ata_id_strcpy(u16 *target, u16 *src, int len)
650{
651 int i;
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500652 for (i = 0; i < len / 2; i++)
Rob Herringe5a6c792011-06-01 09:10:26 +0000653 target[i] = swab16(src[i]);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800654 return (char *)target;
655}
656
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800657/*
658 * SCSI INQUIRY command operation.
659 */
660static int ata_scsiop_inquiry(ccb *pccb)
661{
Rob Herring48c3a872013-08-24 10:10:48 -0500662 static const u8 hdr[] = {
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800663 0,
664 0,
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500665 0x5, /* claim SPC-3 version compatibility */
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800666 2,
667 95 - 4,
668 };
669 u8 fis[20];
Roger Quadros3f629712014-04-01 17:26:40 +0300670 u16 *idbuf;
Roger Quadros2faf5fb2013-11-11 16:56:38 +0200671 ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800672 u8 port;
673
674 /* Clean ccb data buffer */
675 memset(pccb->pdata, 0, pccb->datalen);
676
677 memcpy(pccb->pdata, hdr, sizeof(hdr));
678
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500679 if (pccb->datalen <= 35)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800680 return 0;
681
Taylor Huttc8731112012-10-29 05:23:55 +0000682 memset(fis, 0, sizeof(fis));
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800683 /* Construct the FIS */
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500684 fis[0] = 0x27; /* Host to device FIS. */
685 fis[1] = 1 << 7; /* Command FIS. */
Rob Herring344ca0b2013-08-24 10:10:54 -0500686 fis[2] = ATA_CMD_ID_ATA; /* Command byte. */
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800687
688 /* Read id from sata */
689 port = pccb->target;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800690
Rob Herring344ca0b2013-08-24 10:10:54 -0500691 if (ahci_device_data_io(port, (u8 *) &fis, sizeof(fis), (u8 *)tmpid,
692 ATA_ID_WORDS * 2, 0)) {
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800693 debug("scsi_ahci: SCSI inquiry command failure.\n");
694 return -EIO;
695 }
696
Roger Quadros3f629712014-04-01 17:26:40 +0300697 if (!ataid[port]) {
698 ataid[port] = malloc(ATA_ID_WORDS * 2);
699 if (!ataid[port]) {
700 printf("%s: No memory for ataid[port]\n", __func__);
701 return -ENOMEM;
702 }
703 }
704
705 idbuf = ataid[port];
706
707 memcpy(idbuf, tmpid, ATA_ID_WORDS * 2);
708 ata_swap_buf_le16(idbuf, ATA_ID_WORDS);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800709
710 memcpy(&pccb->pdata[8], "ATA ", 8);
Roger Quadros3f629712014-04-01 17:26:40 +0300711 ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16);
712 ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800713
Rob Herring344ca0b2013-08-24 10:10:54 -0500714#ifdef DEBUG
Roger Quadros3f629712014-04-01 17:26:40 +0300715 ata_dump_id(idbuf);
Rob Herring344ca0b2013-08-24 10:10:54 -0500716#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800717 return 0;
718}
719
720
721/*
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000722 * SCSI READ10/WRITE10 command operation.
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800723 */
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000724static int ata_scsiop_read_write(ccb *pccb, u8 is_write)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800725{
Mark Langsdorf2b42c932015-06-05 00:58:45 +0100726 lbaint_t lba = 0;
Vadim Bendebury284231e2012-10-29 05:23:44 +0000727 u16 blocks = 0;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800728 u8 fis[20];
Vadim Bendebury284231e2012-10-29 05:23:44 +0000729 u8 *user_buffer = pccb->pdata;
730 u32 user_buffer_size = pccb->datalen;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800731
Vadim Bendebury284231e2012-10-29 05:23:44 +0000732 /* Retrieve the base LBA number from the ccb structure. */
Mark Langsdorf2b42c932015-06-05 00:58:45 +0100733 if (pccb->cmd[0] == SCSI_READ16) {
734 memcpy(&lba, pccb->cmd + 2, 8);
735 lba = be64_to_cpu(lba);
736 } else {
737 u32 temp;
738 memcpy(&temp, pccb->cmd + 2, 4);
739 lba = be32_to_cpu(temp);
740 }
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800741
Vadim Bendebury284231e2012-10-29 05:23:44 +0000742 /*
Mark Langsdorf2b42c932015-06-05 00:58:45 +0100743 * Retrieve the base LBA number and the block count from
744 * the ccb structure.
Vadim Bendebury284231e2012-10-29 05:23:44 +0000745 *
746 * For 10-byte and 16-byte SCSI R/W commands, transfer
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800747 * length 0 means transfer 0 block of data.
748 * However, for ATA R/W commands, sector count 0 means
749 * 256 or 65536 sectors, not 0 sectors as in SCSI.
750 *
751 * WARNING: one or two older ATA drives treat 0 as 0...
752 */
Mark Langsdorf2b42c932015-06-05 00:58:45 +0100753 if (pccb->cmd[0] == SCSI_READ16)
754 blocks = (((u16)pccb->cmd[13]) << 8) | ((u16) pccb->cmd[14]);
755 else
756 blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]);
Vadim Bendebury284231e2012-10-29 05:23:44 +0000757
Mark Langsdorf2b42c932015-06-05 00:58:45 +0100758 debug("scsi_ahci: %s %u blocks starting from lba 0x" LBAFU "\n",
759 is_write ? "write" : "read", blocks, lba);
Vadim Bendebury284231e2012-10-29 05:23:44 +0000760
761 /* Preset the FIS */
Taylor Huttc8731112012-10-29 05:23:55 +0000762 memset(fis, 0, sizeof(fis));
Vadim Bendebury284231e2012-10-29 05:23:44 +0000763 fis[0] = 0x27; /* Host to device FIS. */
764 fis[1] = 1 << 7; /* Command FIS. */
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000765 /* Command byte (read/write). */
Walter Murphyfe1f8082012-10-29 05:24:03 +0000766 fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800767
Vadim Bendebury284231e2012-10-29 05:23:44 +0000768 while (blocks) {
769 u16 now_blocks; /* number of blocks per iteration */
770 u32 transfer_size; /* number of bytes per iteration */
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800771
Masahiro Yamadab4141192014-11-07 03:03:31 +0900772 now_blocks = min((u16)MAX_SATA_BLOCKS_READ_WRITE, blocks);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800773
Rob Herring344ca0b2013-08-24 10:10:54 -0500774 transfer_size = ATA_SECT_SIZE * now_blocks;
Vadim Bendebury284231e2012-10-29 05:23:44 +0000775 if (transfer_size > user_buffer_size) {
776 printf("scsi_ahci: Error: buffer too small.\n");
777 return -EIO;
778 }
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800779
Mark Langsdorf2b42c932015-06-05 00:58:45 +0100780 /*
781 * LBA48 SATA command but only use 32bit address range within
782 * that (unless we've enabled 64bit LBA support). The next
783 * smaller command range (28bit) is too small.
Walter Murphyfe1f8082012-10-29 05:24:03 +0000784 */
Vadim Bendebury284231e2012-10-29 05:23:44 +0000785 fis[4] = (lba >> 0) & 0xff;
786 fis[5] = (lba >> 8) & 0xff;
787 fis[6] = (lba >> 16) & 0xff;
Walter Murphyfe1f8082012-10-29 05:24:03 +0000788 fis[7] = 1 << 6; /* device reg: set LBA mode */
789 fis[8] = ((lba >> 24) & 0xff);
Mark Langsdorf2b42c932015-06-05 00:58:45 +0100790#ifdef CONFIG_SYS_64BIT_LBA
791 if (pccb->cmd[0] == SCSI_READ16) {
792 fis[9] = ((lba >> 32) & 0xff);
793 fis[10] = ((lba >> 40) & 0xff);
794 }
795#endif
796
Walter Murphyfe1f8082012-10-29 05:24:03 +0000797 fis[3] = 0xe0; /* features */
Vadim Bendebury284231e2012-10-29 05:23:44 +0000798
799 /* Block (sector) count */
800 fis[12] = (now_blocks >> 0) & 0xff;
801 fis[13] = (now_blocks >> 8) & 0xff;
802
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000803 /* Read/Write from ahci */
804 if (ahci_device_data_io(pccb->target, (u8 *) &fis, sizeof(fis),
Tang Yuantian8f6e1832015-03-31 15:02:43 +0800805 user_buffer, transfer_size,
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000806 is_write)) {
807 debug("scsi_ahci: SCSI %s10 command failure.\n",
808 is_write ? "WRITE" : "READ");
Vadim Bendebury284231e2012-10-29 05:23:44 +0000809 return -EIO;
810 }
Marc Jones766b16f2012-10-29 05:24:02 +0000811
812 /* If this transaction is a write, do a following flush.
813 * Writes in u-boot are so rare, and the logic to know when is
814 * the last write and do a flush only there is sufficiently
815 * difficult. Just do a flush after every write. This incurs,
816 * usually, one extra flush when the rare writes do happen.
817 */
818 if (is_write) {
819 if (-EIO == ata_io_flush(pccb->target))
820 return -EIO;
821 }
Vadim Bendebury284231e2012-10-29 05:23:44 +0000822 user_buffer += transfer_size;
823 user_buffer_size -= transfer_size;
824 blocks -= now_blocks;
825 lba += now_blocks;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800826 }
827
828 return 0;
829}
830
831
832/*
833 * SCSI READ CAPACITY10 command operation.
834 */
835static int ata_scsiop_read_capacity10(ccb *pccb)
836{
Kumar Galacb6d0b72009-07-13 09:24:00 -0500837 u32 cap;
Rob Herring344ca0b2013-08-24 10:10:54 -0500838 u64 cap64;
Gabe Black19d1d412012-10-29 05:23:54 +0000839 u32 block_size;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800840
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500841 if (!ataid[pccb->target]) {
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800842 printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500843 "\tNo ATA info!\n"
844 "\tPlease run SCSI commmand INQUIRY firstly!\n");
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800845 return -EPERM;
846 }
847
Rob Herring344ca0b2013-08-24 10:10:54 -0500848 cap64 = ata_id_n_sectors(ataid[pccb->target]);
849 if (cap64 > 0x100000000ULL)
850 cap64 = 0xffffffff;
Gabe Black19d1d412012-10-29 05:23:54 +0000851
Rob Herring344ca0b2013-08-24 10:10:54 -0500852 cap = cpu_to_be32(cap64);
Kumar Galacb6d0b72009-07-13 09:24:00 -0500853 memcpy(pccb->pdata, &cap, sizeof(cap));
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800854
Gabe Black19d1d412012-10-29 05:23:54 +0000855 block_size = cpu_to_be32((u32)512);
856 memcpy(&pccb->pdata[4], &block_size, 4);
857
858 return 0;
859}
860
861
862/*
863 * SCSI READ CAPACITY16 command operation.
864 */
865static int ata_scsiop_read_capacity16(ccb *pccb)
866{
867 u64 cap;
868 u64 block_size;
869
870 if (!ataid[pccb->target]) {
871 printf("scsi_ahci: SCSI READ CAPACITY16 command failure. "
872 "\tNo ATA info!\n"
873 "\tPlease run SCSI commmand INQUIRY firstly!\n");
874 return -EPERM;
875 }
876
Rob Herring344ca0b2013-08-24 10:10:54 -0500877 cap = ata_id_n_sectors(ataid[pccb->target]);
Gabe Black19d1d412012-10-29 05:23:54 +0000878 cap = cpu_to_be64(cap);
879 memcpy(pccb->pdata, &cap, sizeof(cap));
880
881 block_size = cpu_to_be64((u64)512);
882 memcpy(&pccb->pdata[8], &block_size, 8);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800883
884 return 0;
885}
886
887
888/*
889 * SCSI TEST UNIT READY command operation.
890 */
891static int ata_scsiop_test_unit_ready(ccb *pccb)
892{
893 return (ataid[pccb->target]) ? 0 : -EPERM;
894}
895
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500896
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800897int scsi_exec(ccb *pccb)
898{
899 int ret;
900
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500901 switch (pccb->cmd[0]) {
Mark Langsdorf2b42c932015-06-05 00:58:45 +0100902 case SCSI_READ16:
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800903 case SCSI_READ10:
Hung-Te Linb7a21b72012-10-29 05:23:53 +0000904 ret = ata_scsiop_read_write(pccb, 0);
905 break;
906 case SCSI_WRITE10:
907 ret = ata_scsiop_read_write(pccb, 1);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800908 break;
Gabe Black19d1d412012-10-29 05:23:54 +0000909 case SCSI_RD_CAPAC10:
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800910 ret = ata_scsiop_read_capacity10(pccb);
911 break;
Gabe Black19d1d412012-10-29 05:23:54 +0000912 case SCSI_RD_CAPAC16:
913 ret = ata_scsiop_read_capacity16(pccb);
914 break;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800915 case SCSI_TST_U_RDY:
916 ret = ata_scsiop_test_unit_ready(pccb);
917 break;
918 case SCSI_INQUIRY:
919 ret = ata_scsiop_inquiry(pccb);
920 break;
921 default:
922 printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
York Sun472d5462013-04-01 11:29:11 -0700923 return false;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800924 }
925
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500926 if (ret) {
927 debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret);
York Sun472d5462013-04-01 11:29:11 -0700928 return false;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800929 }
York Sun472d5462013-04-01 11:29:11 -0700930 return true;
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800931
932}
933
934
935void scsi_low_level_init(int busdevfunc)
936{
937 int i;
938 u32 linkmap;
939
Rob Herring942e3142011-07-06 16:13:36 +0000940#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800941 ahci_init_one(busdevfunc);
Rob Herring942e3142011-07-06 16:13:36 +0000942#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800943
944 linkmap = probe_ent->link_port_map;
945
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200946 for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500947 if (((linkmap >> i) & 0x01)) {
948 if (ahci_port_start((u8) i)) {
949 printf("Can not start port %d\n", i);
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800950 continue;
951 }
Gabe Blacke81058c2012-10-29 05:23:52 +0000952#ifdef CONFIG_AHCI_SETFEATURES_XFER
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -0500953 ahci_set_feature((u8) i);
Gabe Blacke81058c2012-10-29 05:23:52 +0000954#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +0800955 }
956 }
957}
958
Rob Herring942e3142011-07-06 16:13:36 +0000959#ifdef CONFIG_SCSI_AHCI_PLAT
Scott Wood9efaca32015-04-17 09:19:01 -0500960int ahci_init(void __iomem *base)
Rob Herring942e3142011-07-06 16:13:36 +0000961{
962 int i, rc = 0;
963 u32 linkmap;
964
Rob Herring942e3142011-07-06 16:13:36 +0000965 probe_ent = malloc(sizeof(struct ahci_probe_ent));
Roger Quadrosd73763a2013-11-11 16:56:37 +0200966 if (!probe_ent) {
967 printf("%s: No memory for probe_ent\n", __func__);
968 return -ENOMEM;
969 }
970
Rob Herring942e3142011-07-06 16:13:36 +0000971 memset(probe_ent, 0, sizeof(struct ahci_probe_ent));
972
973 probe_ent->host_flags = ATA_FLAG_SATA
974 | ATA_FLAG_NO_LEGACY
975 | ATA_FLAG_MMIO
976 | ATA_FLAG_PIO_DMA
977 | ATA_FLAG_NO_ATAPI;
978 probe_ent->pio_mask = 0x1f;
979 probe_ent->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
980
981 probe_ent->mmio_base = base;
982
983 /* initialize adapter */
984 rc = ahci_host_init(probe_ent);
985 if (rc)
986 goto err_out;
987
988 ahci_print_info(probe_ent);
989
990 linkmap = probe_ent->link_port_map;
991
992 for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
993 if (((linkmap >> i) & 0x01)) {
994 if (ahci_port_start((u8) i)) {
995 printf("Can not start port %d\n", i);
996 continue;
997 }
Gabe Blacke81058c2012-10-29 05:23:52 +0000998#ifdef CONFIG_AHCI_SETFEATURES_XFER
Rob Herring942e3142011-07-06 16:13:36 +0000999 ahci_set_feature((u8) i);
Gabe Blacke81058c2012-10-29 05:23:52 +00001000#endif
Rob Herring942e3142011-07-06 16:13:36 +00001001 }
1002 }
1003err_out:
1004 return rc;
1005}
Ian Campbellc6f3d502014-03-07 01:20:56 +00001006
1007void __weak scsi_init(void)
1008{
1009}
1010
Rob Herring942e3142011-07-06 16:13:36 +00001011#endif
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08001012
Marc Jones766b16f2012-10-29 05:24:02 +00001013/*
1014 * In the general case of generic rotating media it makes sense to have a
1015 * flush capability. It probably even makes sense in the case of SSDs because
1016 * one cannot always know for sure what kind of internal cache/flush mechanism
1017 * is embodied therein. At first it was planned to invoke this after the last
1018 * write to disk and before rebooting. In practice, knowing, a priori, which
1019 * is the last write is difficult. Because writing to the disk in u-boot is
1020 * very rare, this flush command will be invoked after every block write.
1021 */
1022static int ata_io_flush(u8 port)
1023{
1024 u8 fis[20];
1025 struct ahci_ioports *pp = &(probe_ent->port[port]);
1026 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
1027 u32 cmd_fis_len = 5; /* five dwords */
1028
1029 /* Preset the FIS */
1030 memset(fis, 0, 20);
1031 fis[0] = 0x27; /* Host to device FIS. */
1032 fis[1] = 1 << 7; /* Command FIS. */
Walter Murphyfe1f8082012-10-29 05:24:03 +00001033 fis[2] = ATA_CMD_FLUSH_EXT;
Marc Jones766b16f2012-10-29 05:24:02 +00001034
1035 memcpy((unsigned char *)pp->cmd_tbl, fis, 20);
1036 ahci_fill_cmd_slot(pp, cmd_fis_len);
1037 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
1038
1039 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
1040 WAIT_MS_FLUSH, 0x1)) {
1041 debug("scsi_ahci: flush command timeout on port %d.\n", port);
1042 return -EIO;
1043 }
1044
1045 return 0;
1046}
1047
1048
Dmitry Lifshitz1a33b732014-12-15 16:02:56 +02001049__weak void scsi_bus_reset(void)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08001050{
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -05001051 /*Not implement*/
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08001052}
1053
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -05001054void scsi_print_error(ccb * pccb)
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08001055{
Jon Loeliger4a7cc0f2006-08-23 11:04:43 -05001056 /*The ahci error info can be read in the ahci driver*/
Jin Zhengxiong4782ac82006-08-23 19:10:44 +08001057}